The origin of gate bias stress instability and hysteresis in monolayer WS2 transistors

被引:25
|
作者
Lan, Changyong [1 ,2 ]
Kang, Xiaolin [3 ]
Meng, You [3 ]
Wei, Renjie [3 ]
Bu, Xiuming [3 ]
Yip, SenPo [3 ,4 ]
Ho, Johnny C. [3 ,4 ,5 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Univ Elect Sci & Technol China, Sch Optoelect Sci & Engn, Chengdu 610054, Peoples R China
[3] City Univ Hong Kong, Dept Mat Sci & Engn, Kowloon, Hong Kong 999077, Peoples R China
[4] City Univ Hong Kong, State Key Lab Terahertz & Millimeter Waves, Kowloon, Hong Kong 999077, Peoples R China
[5] Zhengzhou Univ, Key Lab Adv Mat Proc & Mold, Minist Educ, Zhengzhou 450002, Peoples R China
基金
中国国家自然科学基金;
关键词
charge trapping; gate bias stress instability; hysteresis; WS2; transistor; PHOTOLUMINESCENCE; SEMICONDUCTORS; COULD;
D O I
10.1007/s12274-020-3003-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Due to the ultra-thin nature and moderate carrier mobility, semiconducting two-dimensional (2D) materials have attracted extensive attention for next-generation electronics. However, the gate bias stress instability and hysteresis are always observed in these 2D materials-based transistors that significantly degrade their reliability for practical applications. Herein, the origin of gate bias stress instability and hysteresis for chemical vapor deposited monolayer WS(2)transistors are investigated carefully. The transistor performance is found to be strongly affected by the gate bias stress time, sweeping rate and range, and temperature. Based on the systematical study and complementary analysis, charge trapping is determined to be the major contribution for these observed phenomena. Importantly, due to these charge trapping effects, the channel current is observed to decrease with time; hence, a rate equation, considering the charge trapping and time decay effect of current, is proposed and developed to model the phenomena with excellent consistency with experimental data. All these results do not only indicate the validity of the charge trapping model, but also confirm the hysteresis being indeed caused by charge trapping. Evidently, this simple model provides a sufficient explanation for the charge trapping induced gate bias stress instability and hysteresis in monolayer WS(2)transistors, which can be also applicable to other kinds of transistors.
引用
收藏
页码:3278 / 3285
页数:8
相关论文
共 50 条
  • [1] The origin of gate bias stress instability and hysteresis in monolayer WS2 transistors
    Changyong Lan
    Xiaolin Kang
    You Meng
    Renjie Wei
    Xiuming Bu
    SenPo Yip
    Johnny C. Ho
    Nano Research, 2020, 13 : 3278 - 3285
  • [2] Electrical Properties of Dual-Gate, Ultrashort Monolayer WS2 Transistors
    Zhan, Li
    Tang, Jiachen
    Li, Shuaixing
    Li, Shuo
    Shi, Yi
    Li, Songlin
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (12) : 2411 - 2414
  • [3] Gate Bias Stress Instability and Hysteresis Characteristics of InAs Nanowire Field-Effect Transistors
    Lan, Changyong
    Yip, SenPo
    Kang, Xiaolin
    Meng, You
    Bu, Xiuming
    Ho, Johnny C.
    ACS APPLIED MATERIALS & INTERFACES, 2020, 12 (50) : 56330 - 56337
  • [4] Statistical Assessment of High-Performance Scaled Double-Gate Transistors from Monolayer WS2
    Sun, Zheng
    Pang, Chin-Sheng
    Wu, Peng
    Hung, Terry Y. T.
    Li, Ming-Yang
    Liew, San Lin
    Cheng, Chao-Ching
    Wang, Han
    Wong, H-S Philip
    Li, Lain-Jong
    Radu, Iuliana
    Chen, Zhihong
    Appenzeller, Joerg
    ACS NANO, 2022, : 14942 - 14950
  • [5] Schottky Contact in Monolayer WS2 Field-Effect Transistors
    Tang, Hao
    Shi, Bowen
    Pan, Yuanyuan
    Li, Jingzhen
    Zhang, Xiuying
    Yan, Jiahuan
    Liu, Shiqi
    Yang, Jie
    Xu, Lianqiang
    Yang, Jinbo
    Wu, Mingbo
    Lu, Jing
    ADVANCED THEORY AND SIMULATIONS, 2019, 2 (05)
  • [6] Monolayer Superconductivity in WS2
    Zheliuk, Oleksandr
    Lu, Jianming
    Yang, Jie
    Ye, Jianting
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2017, 11 (09):
  • [7] Benchmarking monolayer MoS2 and WS2 field-effect transistors
    Sebastian, Amritanand
    Pendurthi, Rahul
    Choudhury, Tanushree H.
    Redwing, Joan M.
    Das, Saptarshi
    NATURE COMMUNICATIONS, 2021, 12 (01)
  • [8] Benchmarking monolayer MoS2 and WS2 field-effect transistors
    Amritanand Sebastian
    Rahul Pendurthi
    Tanushree H. Choudhury
    Joan M. Redwing
    Saptarshi Das
    Nature Communications, 12
  • [9] Instability and protection of monolayer WS2 under heating and corona discharge conditions
    Huang, Feng
    Lv, Yanfei
    Zhang, Siwei
    Wei, Guodan
    Zhao, Shichao
    MATERIALS RESEARCH EXPRESS, 2019, 6 (11)
  • [10] WS2 Monolayer Integrated Photodetector
    patil, Chandraman
    Maiti, R.
    Sorger, Volker J.
    2020 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2020,