Optimizing data intensive window-based image processing on reconfigurable hardware boards

被引:0
|
作者
Yu, HQ [1 ]
Leeser, M [1 ]
机构
[1] Northeastern Univ, Boston, MA 02115 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Most image processing applications are not only computationally intensive, but also data intensive. Reconfigurable hardware boards provide a convenient and flexible solution to speed up these algorithms. To get a high performance design without going through the time-consuming hardware design process for each different algorithm, we present a simple design flow for window-based image processing applications. By finding the three upper bounds according to area constraints, memory bandwidth constraints and on-chip memory constraints, the block structure of the design which can fully utilized the available resources on the board is determined. A new buffering method is also discussed in this paper to build an efficient memory hierarchy for this type of application.
引用
收藏
页码:491 / 496
页数:6
相关论文
共 50 条
  • [1] Configurable hardware architecture for real-time window-based image processing
    Torres-Huitzil, C
    Arias-Estrada, M
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1008 - 1011
  • [2] APPLICATION AND IMPLEMENTATION OF WINDOW-BASED IMAGE-PROCESSING ALGORITHMS
    VAJDA, F
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 447 - 454
  • [3] Variational quantum circuits for convolution and window-based image processing applications
    Yetis, Hasan
    Karakose, Mehmet
    [J]. QUANTUM SCIENCE AND TECHNOLOGY, 2023, 8 (04)
  • [4] FPGA-based configurable systolic architecture for window-based image processing
    Torres-Huitzil, C
    Arias-Estrada, M
    [J]. EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2005, 2005 (07) : 1024 - 1034
  • [5] Moving window-based double Haar wavelet transform for image processing
    Wang, Xin
    [J]. IEEE TRANSACTIONS ON IMAGE PROCESSING, 2006, 15 (09) : 2771 - 2779
  • [6] FPGA-Based Configurable Systolic Architecture for Window-Based Image Processing
    César Torres-Huitzil
    Miguel Arias-Estrada
    [J]. EURASIP Journal on Advances in Signal Processing, 2005
  • [7] A window-based automatic hardware/software partitioning heuristic
    Parandeh-Afshar, Hadi
    Yousefpour, Mohsen
    Tootoonchian, Ali
    Hashemi, Mahmoud Reza
    Fatemi, Omid
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2007, 32 (2C) : 27 - 40
  • [8] Parallel image processing with agent-based reconfigurable hardware
    Naji, HR
    Etzkorn, L
    Adhami, R
    Wells, BE
    [J]. PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 2002, : 476 - 481
  • [9] A novel configurable VLSI architecture design of window-based image processing method
    Zhao, Hui
    Sang, Hongshi
    Shen, Xubang
    [J]. MIPPR 2017: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION TECHNIQUES; AND MEDICAL IMAGING, 2018, 10610
  • [10] Window-based image registration using variable window sizes
    Krutz, Andreas
    Frater, Michael
    Sikora, Thomas
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-7, 2007, : 2621 - +