Analysis of Exponentially Decaying Pulse Shape DACs in Continuous-Time Sigma-Delta Modulators

被引:0
|
作者
Tao, Sha [1 ]
Garcia, Julian [1 ]
Rodriguez, Saul [1 ]
Rusu, Ana [1 ]
机构
[1] KTH Royal Inst Technol, ICT, Sch Informat & Commun Technol, SE-16440 Kista, Sweden
基金
瑞典研究理事会;
关键词
FEEDBACK;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The performance of continuous-time (CT) sigma-delta (Sigma Delta) modulators is severely degraded by the clock jitter induced timing variation in their feedback digital-to-analog converters (DACs). To mitigate this non-ideality, jitter sensitivity reduction techniques that employ exponentially decaying pulse shape DACs have been recently reported. In this paper, exponentially decaying DACs are investigated and generalized expressions are derived. In addition, another exponentially decaying DAC is proposed, which can potentially achieve both good jitter immunity and amplitude efficiency. To validate the theoretical results, the proposed DAC, together with other exponentially decaying DACs, are employed in a 3rd order 1-bit CT Sigma Delta. modulator test case and evaluated through behavioral simulations.
引用
收藏
页码:424 / 427
页数:4
相关论文
共 50 条
  • [1] Exact design of continuous-time sigma-delta modulators with multiple feedback DACs
    Oscar Belotti
    Edoardo Bonizzoni
    Franco Maloberti
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 255 - 264
  • [2] Exact design of continuous-time sigma-delta modulators with multiple feedback DACs
    Belotti, Oscar
    Bonizzoni, Edoardo
    Maloberti, Franco
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (01) : 255 - 264
  • [3] Chopping in Continuous-Time Sigma-Delta Modulators
    Jiang, Hui
    Gonen, Burak
    Makinwa, Kofi A. A.
    Nihitanov, Stoyan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2599 - 2602
  • [4] Analysis of Clock Jitter in Continuous-Time Sigma-Delta Modulators
    Vasudevan, Vinita
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (03) : 519 - 528
  • [5] Design of cascaded continuous-time sigma-delta modulators
    Paton, Susana
    Sanchez-Renedo, Manuel
    Hernandez, Luis
    Prefasi, Enrique
    Wiesbauer, Andreas
    Di Giandomenico, Antonio
    Segundo, David San
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 50 - +
  • [6] State scaling of continuous-time sigma-delta modulators
    Zorn, C. (zorn@tet.uni-hannover.de), 1600, Copernicus GmbH, Germany (11):
  • [7] State scaling of continuous-time sigma-delta modulators
    Zorn, C.
    Brückner, T.
    Ortmanns, M.
    Mathis, W.
    Advances in Radio Science, 2013, 11 : 119 - 123
  • [8] State scaling of continuous-time sigma-delta modulators
    Zorn, C.
    Brueckner, T.
    Ortmanns, M.
    Mathis, W.
    ADVANCES IN RADIO SCIENCE, 2013, 11 : 119 - 123
  • [9] Synthesis and Analysis of Sigma-Delta Modulators Employing Continuous-Time Filters
    Philippe Be´nabe`s
    Mansour Keramat
    Richard Kielbasa
    Analog Integrated Circuits and Signal Processing, 2000, 23 : 141 - 152
  • [10] Synthesis and analysis of sigma-delta modulators employing continuous-time filters
    Bénabès, P
    Keramat, M
    Kielbasa, R
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 23 (02) : 141 - 152