Layout-aware Selection of Trace Signals for Post-Silicon Debug

被引:4
|
作者
Thakyal, Prateek [1 ]
Mishra, Prabhat [2 ]
机构
[1] Univ Florida, ECE, Gainesville, FL 32611 USA
[2] Univ Florida, CISE, Gainesville, FL 32611 USA
关键词
Post-Silicon Debug; Signal Selection; Layout; RESTORATION;
D O I
10.1109/ISVLSI.2014.19
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Post-silicon debug is widely acknowledged as a bottleneck in SoC design methodology. A major challenge during post-silicon debug is the limited observability of internal signals. Existing approaches try to select a small set of beneficial trace signals that can maximize observability. Unfortunately, these techniques do not consider design constraints such as routability of the selected signals or routing congestion. Therefore, in reality, it may not be possible to route the selected signals. We propose a layout-aware signal selection algorithm that takes into account both observability and routing congestion. Our experimental results demonstrate that our proposed approach can select routing friendly trace signals with negligible impact on observability.
引用
收藏
页码:327 / 332
页数:6
相关论文
共 50 条
  • [1] Dynamic Selection of Trace Signals for Post-Silicon Debug
    Basu, Kanad
    Mishra, Prabhat
    Patra, Priyadarsan
    Nahir, Amir
    Aadir, Alon
    [J]. 2013 14TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION (MTV): COMMON CHALLENGES AND SOLUTIONS, 2013, : 62 - 67
  • [2] Efficient Selection of Trace and Scan Signals for Post-Silicon Debug
    Rahmani, Kamran
    Proch, Sudhi
    Mishra, Prabhat
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 313 - 323
  • [3] LAPS: Layout-Aware Path Selection for Post-Silicon Timing Characterization
    Hu, Yu
    Ye, Jing
    Shi, Zhiping
    Li, Xiaowei
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2017, E100D (02): : 323 - 331
  • [4] A Trace Signal Selection Algorithm for Improved Post-Silicon Debug
    Kumar, Binod
    Jindal, Ankit
    Singh, Virendra
    [J]. PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,
  • [5] Capturing Post-Silicon Variation by Layout-Aware Path-Delay Testing
    Zhang, Xiaolin
    Ye, Jing
    Hu, Yu
    Li, Xiaowei
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 288 - 291
  • [6] Multi-Mode Trace Signal Selection for Post-Silicon Debug
    Li, Min
    Davoodi, Azadeh
    [J]. 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 640 - 645
  • [7] A Formal Perspective on Effective Post-silicon Debug and Trace Signal Selection
    Kumar, Binod
    Basu, Kanad
    Jindal, Ankit
    Pandey, Brajesh
    Fujita, Masahiro
    [J]. VLSI DESIGN AND TEST, 2017, 711 : 753 - 766
  • [8] Accelerating Trace Computation in Post-Silicon Debug
    Kuan, Johnny J. W.
    Wilton, Steven J. E.
    Aamodt, Tor M.
    [J]. PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 244 - 249
  • [9] Scalable Signal Selection for Post-Silicon Debug
    Hung, Eddie
    Wilton, Steven J. E.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 1103 - 1115
  • [10] A Hybrid Approach for Fast and Accurate Trace Signal Selection for Post-Silicon Debug
    Li, Min
    Davoodi, Azadeh
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 485 - 490