Dealing with IC Manufacturability in Extreme Scaling

被引:0
|
作者
Yu, Bei [1 ]
Gao, Jhih-Rong [1 ]
Ding, Duo [1 ]
Ban, Yongchan [1 ]
Yang, Jae-seok [1 ]
Yuan, Kun [1 ]
Cho, Minsik [1 ]
Pan, David Z. [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
BIMODAL CD DISTRIBUTION; LAYOUT DECOMPOSITION; OPTIMIZATION;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
As the CMOS feature enters the era of extreme scaling (14nm, 11nm and beyond), manufacturability challenges are exacerbated. The nanopatterning through the 193nm lithography is being pushed to its limit, through double/triple or more general multiple patterning, while non-conventional lithography technologies such as extreme ultra-violet (EUV), e-beam direct-write (EBDW), and so on, still have grand challenges to be solved for their adoption into IC volume production. This tutorial will provide an overview of key overarching issues in nanometer IC design for manufacturability (DFM) with these emerging lithography technologies, from modeling, mask synthesis, to physical design and beyond.
引用
收藏
页码:240 / 242
页数:3
相关论文
共 50 条
  • [1] Design for manufacturability and reliability in extreme-scaling VLSI
    Bei YU
    Xiaoqing XU
    Subhendu ROY
    Yibo LIN
    Jiaojiao OU
    David Z.PAN
    [J]. Science China(Information Sciences), 2016, 59 (06) : 96 - 118
  • [2] Design for manufacturability and reliability in extreme-scaling VLSI
    Yu, Bei
    Xu, Xiaoqing
    Roy, Subhendu
    Lin, Yibo
    Ou, Jiaojiao
    Pan, David Z.
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2016, 59 (06)
  • [3] Design for manufacturability and reliability in extreme-scaling VLSI
    Bei Yu
    Xiaoqing Xu
    Subhendu Roy
    Yibo Lin
    Jiaojiao Ou
    David Z. Pan
    [J]. Science China Information Sciences, 2016, 59
  • [4] ANALOG IC SIMULATION FOR MANUFACTURABILITY
    WALKER, MG
    FILSETH, ES
    [J]. VLSI SYSTEMS DESIGN, 1988, 9 (01): : 28 - &
  • [5] HBT IC manufacturability and reliability
    Hafizi, M
    [J]. SOLID-STATE ELECTRONICS, 1997, 41 (10) : 1591 - 1598
  • [6] A METHOD FOR MODELING THE MANUFACTURABILITY OF IC DESIGNS
    BOSKIN, ED
    SPANOS, CJ
    KORSH, GJ
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1994, 7 (03) : 298 - 305
  • [7] Dealing with scaling
    Habets, Leo
    [J]. PPI Pulp and Paper International, 2003, 45 (12): : 26 - 29
  • [8] Scaling manufacturability software to thousands of processors
    Angelillis, Fabio
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 2 - 2
  • [9] Performance-manufacturability tradeoffs in IC design
    Heineken, HT
    Maly, W
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 563 - 567
  • [10] Machine Learning for IC Design and Technology Co-Optimization in Extreme Scaling
    Pan, David Z.
    [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,