A digitally calibrated 64.3-66.2GHz phase-locked loop

被引:0
|
作者
Tsai, Kun-Hung [1 ]
Wu, Jia-Hao
Liu, Shen-Iuan
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
phase-locked loop; frequency divider; digital calibration; CMOS; clock generator;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 64-3-66.2GHz digitally calibrated phase-locked loop (PLL) is presented in 0.13 mu m CMOS technology. A digital calibration circuit is adopted to align the center operation frequency between the VCO and the divider. At 64.3GHz, the measured phase noise at 1MHz offset is 84.1dBc/Hz. The PLL consumes 72mW without output buffers from 1.2V supply.
引用
收藏
页码:275 / +
页数:2
相关论文
共 50 条
  • [1] A Digitally-Calibrated Phase-Locked Loop With Supply Sensitivity Suppression
    Kao, Shih-Yuan
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 592 - 602
  • [2] A 20 GHz optoelectronic phase-locked loop
    Vehovc, Samo
    [J]. Elektrotehniski Vestnik/Electrotechnical Review, 2001, 68 (05): : 300 - 305
  • [3] A DIGITALLY PROGRAMMABLE TEMPERATURE CONTROLLED BASED ON A PHASE-LOCKED LOOP
    MOHAMED, OI
    SHOJI, S
    WATANABE, K
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1988, 37 (04) : 582 - 585
  • [4] A CMOS phase-locked loop with an auto-calibrated VCO
    Fouzar, Y
    Savaria, Y
    Sawan, M
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 177 - 180
  • [5] A 1.8-GHz self-calibrated phase-locked loop with precise I/Q matching
    Park, CH
    Kim, O
    Kim, B
    [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 242 - 243
  • [6] A 1.8-GHz self-calibrated phase-locked loop with precise I/Q matching
    Park, CH
    Kim, JW
    Kim, B
    [J]. PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 81 - 84
  • [7] A 1.8-GHz self-calibrated phase-locked loop with precise I/Q matching
    Park, CH
    Kim, O
    Kim, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) : 777 - 783
  • [8] A 5-GHz injection-locked phase-locked loop
    Plessas, F
    Kalivas, G
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2005, 46 (01) : 80 - 84
  • [9] A time-constant calibrated phase-locked loop with a fast-locked time
    Han, Sung-Rung
    Chuang, Chi-Nan
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (01) : 34 - 37
  • [10] A Novel Fast-Lock-in Digitally Controlled Phase-Locked Loop
    Chen, Xin
    Yang, Jun
    Shi, Long-xing
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (12) : 1971 - 1975