Double-sampling extended-counting ADC

被引:25
|
作者
De Maeyer, J [1 ]
Rombouts, P [1 ]
Weyten, L [1 ]
机构
[1] Univ Ghent, Elect & Informat Syst Lab, B-9000 Ghent, Belgium
关键词
analog-to-digital conversion; double sampling; extended counting;
D O I
10.1109/JSSC.2003.822903
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Extended-counting analog-to-digital conversion combines the accuracy of SigmaDelta modulation with the speed of algorithmic conversion. In this paper, a double-sampling technique is introduced for this type of converter. It is based on a variant of the fully floating bilinear integrator. This way, the clock frequency of the converter is almost halved. An experimental converter was designed in a 0.6-mum CMOS technology for a bandwidth of 500 kHz at a 3.3-V supply. In the switched-capacitor implementation, the hardware is extensively reused. This way, the converter can be realized with only one operational amplifier. On the other hand, compared to alternative implementations, the amount of switches is increased. These are designed carefully in order not to degrade the performance. The converter converts a sample in 24 clock cycles and achieves a dynamic range of 87 dB. The peak signal-to-noise ratio (SNR) and signal-to-noise-plus-distortion ratio (SNDR) were measured to be 82 and 81 dB, respectively. The power consumption was 28-mW analog and 20-mW digital. The converter core occupies 0.7 mm(2) including digital logic.
引用
收藏
页码:411 / 418
页数:8
相关论文
共 50 条
  • [1] A Low Power Double-Sampling Extended Counting ADC With Class-AB OTA for Sensor Arrays
    Wu, Dong
    Gao, Cencen
    Liu, Hui
    Xie, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) : 29 - 38
  • [2] A low power 14 bit 51.2 kS/s double-sampling extended counting ADC with a class-AB OTA
    Chen Honglei
    Wu Dong
    Shen Yanzhao
    Xu Jun
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (09)
  • [3] A low power 14 bit 51.2 kS/s double-sampling extended counting ADC with a class-AB OTA附视频
    陈宏雷
    伍冬
    沈延钊
    许军
    半导体学报, 2012, (09) : 108 - 114
  • [4] Systematic design of double-sampling ΣΔ ADC'S with modified NTF
    Rombouts, R
    De Maeyer, J
    Raman, J
    Weyten, L
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 401 - 404
  • [5] An Extended-Counting Incremental Sigma-Delta ADC with Hardware-Reuse Technique
    Zeng, Xinji
    Gao, Jing
    Yang, Liu
    Xu, Jiangtao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (05)
  • [6] A Low-power Extended-counting Delta-sigma ADC for CMOS Image Sensors
    Kim, Woo-Tae
    Lee, Byung-Geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 594 - 599
  • [7] A Low-Power DROIC With Extended-Counting ADC for Uncooled Infrared Silicon Diode Detectors
    Yu, Shanzhe
    Shi, Xueyou
    Zhou, Ye
    Ma, Ding
    Zhang, Yacong
    Lu, Wengao
    Chen, Zhongjian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (06) : 1881 - 1885
  • [8] Double-Sampling Architectures
    Nicolaidis, Michael
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [9] Double-sampling 6 bit 150 MSPS CMOS folding and interpolating ADC
    Dept. of Microelectronic Science, Nankai University, Tianjin 300071, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2006, 3 (399-403):
  • [10] Advanced Double-Sampling Architectures
    Nicolaidis, Michael
    Dimopoulos, Michael
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 130 - 132