An Automatic Synthesis Tool for Nanometer Low Dropout Regulator Using Simulation Based Model and Geometric Programming

被引:0
|
作者
Hsu, Shih-Hsin [1 ]
Chen, Wei-Zen [1 ]
Zheng, Jui-Pin [2 ]
Liu, Sean S. -Y. [1 ]
Pan, Po-Cheng [1 ]
Chen, Hung-Ming [1 ]
机构
[1] NCTU, Dept Elect Engn, Hsinchu, Taiwan
[2] MediaTek, Hsinchu, Taiwan
关键词
POSYNOMIAL PERFORMANCE MODELS; DESIGN; OPTIMIZATION;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an efficient synthesis framework for Low Dropout Regulator (LDOs) automatic design to facilitate varieties of power management ICs applications. A four-stage synthesizer is proposed to deal with topology selection, transistor sizing, and layout generation automatically. The proposed approach correctly describes device behaviors in moderate and strong inversion regions for current optimization. Without trivial trial and error procedure, the "SPICE accuracy" device size mapping is provided, and the resulting layout is compact and regular while meeting analog design constraints. Using the proposed synthesis tool for LDO automatic design, a prototype chip has been successfully fabricated in 65nm CMOS process. The experimental results validate our methodology in industrial cases with high performance and meet all the target specifications.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Efficient simulation model generation using automatic programming techniques
    Lee, JW
    Kang, SH
    1996 WINTER SIMULATION CONFERENCE PROCEEDINGS, 1996, : 708 - 713
  • [2] Automatic CNN Model Partitioning for GPU/FPGA-based Embedded Heterogeneous Accelerators using Geometric Programming
    Carballo-Hernandez, Walther
    Pelcat, Maxime
    Berry, Francois
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (10): : 1203 - 1218
  • [3] Automatic CNN Model Partitioning for GPU/FPGA-based Embedded Heterogeneous Accelerators using Geometric Programming
    Walther Carballo-Hernández
    Maxime Pelcat
    François Berry
    Journal of Signal Processing Systems, 2023, 95 : 1203 - 1218
  • [4] Low dropout linear regulator's electromagnetic interference damage model based on BP neural network
    Zhou C.
    Wang Z.
    Liu T.
    Zhao S.
    Liang Z.
    Gaodianya Jishu/High Voltage Engineering, 2016, 42 (03): : 973 - 979
  • [5] Model-Based Study on the Limit of the Dynamic Load Regulation Performance of a Digital Low Dropout Regulator
    Xu, Yichen
    Wang, Zhaoqing
    Oh, Jonghyun
    Seok, Mingoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (10) : 1822 - 1829
  • [6] MCGP: A Software Synthesis Tool Based on Model Checking and Genetic Programming
    Katz, Gal
    Peled, Doron
    AUTOMATED TECHNOLOGY FOR VERIFICATION AND ANALYSIS, 2010, 6252 : 359 - 364
  • [7] ESTIMATION OF MACHINE TOOL ACCURACY BASED ON MONTE CARLO SIMULATION USING MOVEMENT AXES GEOMETRIC ERRORS MODEL
    Valasek, A.
    Smolik, J.
    Kolar, P.
    MM SCIENCE JOURNAL, 2023, 2023 : 6943 - 6948
  • [8] TOP-DOWN METHODOLOGY BASED LOW-DROPOUT REGULATOR DESIGN USING VERILOG-A
    Pao, Chia-Cheng
    Chen, Yan-Chih
    Tsai, Chien-Hung
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [9] Tabled logic programming based IP matching tool using forced simulation
    Roop, PS
    Sowmya, A
    Ramesh, S
    Guo, HF
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2004, 151 (03): : 199 - 208
  • [10] Automatic simulation program synthesis using a knowledge-based approach
    City Univ of Hong Kong, Kowloon, Hong Kong
    Simulation Practice and Theory, 1997, 5 (06): : 473 - 488