Digital circuit optimization via geometric programming

被引:107
|
作者
Boyd, SP [1 ]
Kim, SJ [1 ]
Patil, DD [1 ]
Horowitz, MA [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
D O I
10.1287/opre.1050.0254
中图分类号
C93 [管理学];
学科分类号
12 ; 1201 ; 1202 ; 120202 ;
摘要
This paper concerns a method for digital circuit optimization based on formulating the problem as a geometric program (GP) or generalized geometric program (GGP), which can be transformed to a convex optimization problem and then very efficiently solved. We start with a basic gate scaling problem, with delay modeled as a simple resistor-capacitor (RC) time constant, and then add various layers of complexity and modeling accuracy, such as accounting for differing signal fall and rise times, and the effects of signal transition times. We then consider more complex formulations such as robust design over corners, multimode design, statistical design, and problems in which threshold and power supply voltage are also variables to be chosen. Finally, we look at the detailed design of gates and interconnect wires, again using a formulation that is compatible with GP or GGP.
引用
收藏
页码:899 / 932
页数:34
相关论文
共 50 条
  • [1] Yield-constrained Digital Circuit Sizing via Sequential Geometric Programming
    Ben, Yu
    El Ghaoui, Laurent
    Poolla, Kameshwar
    Spanos, Costas J.
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 114 - 121
  • [2] An approach to constrained polynomial optimization via nonnegative circuit polynomials and geometric programming
    Dressler, Mareike
    Iliman, Sadik
    de Wolff, Timo
    JOURNAL OF SYMBOLIC COMPUTATION, 2019, 91 : 149 - 172
  • [3] VLSI Circuit Performance Optimization by Geometric Programming
    Chris Chu
    D.F. Wong
    Annals of Operations Research, 2001, 105 : 37 - 60
  • [4] VLSI circuit performance optimization by geometric programming
    Chu, C
    Wong, DF
    ANNALS OF OPERATIONS RESEARCH, 2001, 105 (1-4) : 37 - 60
  • [5] Analog circuit design via geometric programming
    Hershenson, MD
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (02): : 298 - 310
  • [6] Convex Piecewise-Linear Modeling Method for Circuit Optimization Via Geometric Programming
    Kim, Jintae
    Vandenberghe, Lieven
    Yang, Chih-Kong Ken
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (11) : 1823 - 1827
  • [7] On Weight Optimization in Multi-Objective Circuit Design Problem via Geometric Programming
    Soorapanth, Theerachet
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 509 - 512
  • [8] Device-circuit co-optimization for mixed-mode circuit design via geometric programming
    Kim, Jintae
    Jhaveri, Ritesh
    Woo, Jason
    Yang, Chih-Kong Ken
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 470 - 475
  • [9] CMOS analog circuit design via geometric programming
    Hershenson, MD
    PROCEEDINGS OF THE 2004 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 2004, : 3266 - 3271
  • [10] Multi-Objective Circuit Design with Weight-Factor Optimization via Geometric Programming
    Soorapanth, Theerachet
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2338 - 2342