ESD protection design for advanced CMOS

被引:22
|
作者
Huang, JB [1 ]
Wang, GW [1 ]
机构
[1] ESD Incredible Inc, Amherst, NH 03031 USA
关键词
ESD (electrostatic discharge); HBM; CDM; IC design; TLP; reliability;
D O I
10.1117/12.444665
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ESD effects in integrated circuits have become a major concern as today's technologies shrink to sub-micron/deep-submicron dimensions. The thinner gate oxide and shallower junction depth used in the advanced technologies make them very vulnerable to ESD damages. The advanced techniques like silicidation and STI (shallow trench insulation) used for improving other device performances make ESD design even more challenging. For non-silicided technologies, a certain DCGS (drain contact to gate edge spacing) is needed to achieve ESD hardness for nMOS output drivers and nMOS protection transistors. The typical DCGS values are 4-5um and 2-3um for 0.5um and 0.25um CMOS, respectively. The silicidation reduces the ballast resistance provided by DCGS with at least a factor of 10. As a result, scaling of the ESD performance with device width is lost and even zero ESD performance is reported for standard silicided devices.
引用
收藏
页码:123 / 131
页数:9
相关论文
共 50 条
  • [1] Circuit and process design considerations for ESD protection in advanced CMOS process
    Anderson, Warren R.
    [J]. Microelectronics Reliability, 1997, 37 (07): : 1087 - 1103
  • [2] Circuit and process design considerations for ESD protection in advanced CMOS processes
    Anderson, WR
    [J]. MICROELECTRONICS AND RELIABILITY, 1997, 37 (07): : 1087 - 1103
  • [3] ESD protection design for I/O libraries in advanced CMOS technologies
    Semenov, Oleg
    Somov, Sergei
    [J]. SOLID-STATE ELECTRONICS, 2008, 52 (08) : 1127 - 1139
  • [4] ESD protection strategies in advanced CMOS SOIICs
    Khazhinsky, M. G.
    [J]. MICROELECTRONICS RELIABILITY, 2007, 47 (9-11) : 1313 - 1321
  • [5] NOVEL ESD PROTECTION FOR ADVANCED CMOS OUTPUT DRIVERS
    RIECK, G
    MANELY, R
    [J]. ELECTRICAL OVERSTRESS / ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS 1989, 1989, : 182 - 189
  • [6] GDNMOS Design for ESD protection in Submicron CMOS VLSI
    Li Zhiguo
    Yue Suge
    Sun Yongshu
    [J]. 2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 432 - 435
  • [7] ESD protection of single output buffers in advanced CMOS technologies
    Khazhinsky, MG
    Miller, JW
    Stockinger, M
    Weldon, JC
    [J]. JOURNAL OF ELECTROSTATICS, 2006, 64 (02) : 137 - 146
  • [8] Comprehensive ESD protection approach in advanced CMOS SOI technologies
    Khazhinsky, Michael G.
    Stockinger, Michael
    Miller, James W.
    Weldon, James C.
    [J]. JOURNAL OF ELECTROSTATICS, 2006, 64 (11) : 720 - 729
  • [9] Advanced SCR ESD protection circuits for CMOS/SOI nanotechnologies
    Mergens, MPJ
    Marichal, O
    Thijs, S
    Van Camp, B
    Russ, CC
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 481 - 488
  • [10] Design and Optimization of SCR Devices for On-chip ESD Protection in Advanced SOI CMOS Technologies
    Li, Junjun
    Di Sarro, James
    Gauthier, Robert
    [J]. 2012 34TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2012,