A Recursively Constructed Low-Cost Interconnect

被引:0
|
作者
Duan, Jun [1 ]
Yang, Yuanyuan [1 ]
机构
[1] SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA
关键词
Keywords Interconnects; data center networks; HPC networks; networks-on-chip; switching networks; multicast; wide sense nonblocking; cost efficient networks; WIDE-SENSE; OPTICAL INTERCONNECTS; NETWORKS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interconnects play a critical role in various networking environments including data center networks, high performance computing systems, networks-on-chip, etc. An important design concern of interconnects is the hardware cost, especially when the scale increases. In order to achieve lower hardware cost, a lot of previous work leverages a trade-off between the cost and the performance. In this paper, we alternatively propose a new type of recursively constructed multi-stage interconnect which is both cost efficient and performance guaranteed. The proposed interconnect can deliver the same communication pattern support and path availability as previous designs, yet at the same time achieves lower hardware complexity. We first design a prototype (or base case) for the new interconnect, which consists of three stages of switching modules. Then we use this prototype to decompose and replace the switching modules repeatedly and obtain the recursive case of our interconnect. The hardware cost of the recursively constructed interconnect can be significantly reduced, meanwhile the communication pattern support and path availability are perfectly preserved. For both the base case and the recursive case, we study the properties of the network topology, propose routing algorithms, give performance analysis and calculate cost. We show that the interconnect reduces the hardware cost from the previously best known result O(N-3/2 where N is the number of input or output nodes of the interconnect, to O(N1/1-2 delta log(1.585) N), where delta is a small value approaching zero when N increases.
引用
收藏
页码:27 / 34
页数:8
相关论文
共 50 条
  • [1] Profit by design - Aiming for low-cost interconnect solutions
    Humphrey, R
    [J]. CONNECTOR SPECIFIER, 2004, 20 (03) : 16 - 17
  • [2] A low-cost high-performance optical interconnect
    Schwartz, DB
    Chun, CKY
    Foley, BM
    Hartman, DH
    Lebby, M
    Lee, HC
    Shieh, CL
    Kuo, SM
    Shook, SG
    Webb, B
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (03): : 532 - 539
  • [3] A Low-Cost Broadband Bondwire Interconnect for Heterogeneous System Integration
    Li, Chun-Hsing
    Ko, Chun-Lin
    Kuo, Chien-Nan
    Kuo, Ming-Ching
    Chang, Da-Chiang
    [J]. 2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [4] LOW-COST EASILY CONSTRUCTED DUAL-PHOTOGATE TIMER
    MINK, LA
    HUGHES, CA
    [J]. AMERICAN JOURNAL OF PHYSICS, 1993, 61 (10) : 951 - 953
  • [5] INTERCONNECT FABRICATION PROCESSES AND THE DEVELOPMENT OF LOW-COST WIRING FOR CMOS PRODUCTS
    LICATA, TJ
    COLGAN, EG
    HARPER, JME
    LUCE, SE
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (04) : 419 - 435
  • [6] Bidirectional single fiber low-cost optoelectronic interconnect for automotive applications
    López-Lagunas, A
    Chai, SM
    Cross, J
    Buchannan, B
    Carastro, LA
    Wang, S
    Wills, DS
    Jokerst, NM
    Brooke, MA
    Ingram, MA
    [J]. IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2000, 49 (01) : 281 - 287
  • [7] A Low-Cost Broadband Bondwire Interconnect for THz Heterogeneous System Integration
    Li, Chun-Hsing
    Lai, Chih-Wei
    Yan, Tzu-Chao
    Kuo, Chien-Nan
    [J]. 2015 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2015,
  • [8] Non-imaging optical concentrators for low-cost optical interconnect
    Dahlgren, Robert P.
    Wysocki, Jacob A.
    Pedrotti, Kenneth D.
    [J]. NONIMAGING OPTICS AND EFFICIENT ILLUMINATION SYSTEMS V, 2008, 7059
  • [9] Low-cost, fast optical interconnect operates at up to 400 meters
    Mannion, P
    [J]. ELECTRONIC DESIGN, 1999, 47 (26) : 38 - 38
  • [10] Impedance Matching Analysis and EMC Validation of a Low-Cost PCB Differential Interconnect
    Rafael del-Rey, J.
    Brito-Brito, Zabdiel
    Rayas-Sanchez, Jose E.
    [J]. 2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,