A scalable architecture for reducing power consumption in pipelined deep packet inspection system

被引:2
|
作者
Kim, Hansoo [1 ]
机构
[1] Natl Forens Serv, Digital Technol & Biometry Div, Wonjusi 220170, Gangwondo, South Korea
关键词
Number of memory accesses; Binary search; Deep packet inspection; Frequency scaling;
D O I
10.1016/j.mejo.2015.08.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A scalable architecture for reducing power consumption in pipelined AC-DFA (Aho-Corasick deterministic finite automaton) tries for deep packet inspection (DPI) system is proposed. A new scheme for deciding the strides of the AC-DFA trie is devised where the stride of each pipeline is decided variably to reduce the power consumption. Scaling down the clock frequency of the rarely-used stages is applied to reduce wasted power consumption. As a result, a DPI system with the proposed schemes shows a reduction of up to 27% in power consumption, compared with the state-of-the-art DPI systems. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:950 / 955
页数:6
相关论文
共 50 条
  • [1] A scalable pipelined memory architecture for fast ATM packet switching
    Jeong, GJ
    Lee, MK
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (09) : 1937 - 1944
  • [2] Scalable Lookahead Regular Expression Detection System for Deep Packet Inspection
    Bando, Masanori
    Artan, N. Sertac
    Chao, H. Jonathan
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2012, 20 (03) : 699 - 714
  • [3] Low-power bloom filter architecture for deep packet inspection
    Kocak, Taskin
    Kaya, Ilhan
    IEEE COMMUNICATIONS LETTERS, 2006, 10 (03) : 210 - 212
  • [4] System Architecture for Deep Packet Inspection in High-speed Networks
    Khazankin, Grigory R.
    Komarov, Sergey
    Kovalev, Danila
    Barsegyan, Artur
    Likhachev, Alexander
    2017 SIBERIAN SYMPOSIUM ON DATA SCIENCE AND ENGINEERING (SSDSE), 2017, : 27 - 32
  • [5] Reduced Power Consumption via Fewer Memory Accesses for Deep Packet Inspection
    Kim, Hansoo
    Kim, Younglok
    Jang, Ju Wook
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2014, 30 (03) : 819 - 833
  • [6] Deep packet inspection oriented high speed packet parsing architecture
    Dong, Y.-J., 2013, Editorial Board of Journal on Communications (34):
  • [7] Cost Analysis of Deep Packet Inspection in PCC Architecture
    Lin, Chuan-Sheng
    Sou, Sok-Ian
    INTELLIGENT SYSTEMS AND APPLICATIONS (ICS 2014), 2015, 274 : 1499 - 1507
  • [8] Cache-Based Scalable Deep Packet Inspection with Predictive Automaton
    Tang, Yi
    Jiang, Junchen
    Wang, Xiaofei
    Wang, Yi
    Liu, Bin
    2010 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE GLOBECOM 2010, 2010,
  • [9] Robust and Scalable String Pattern Matching for Deep Packet Inspection on Multicore Processors
    Yang, Yi-Hua E.
    Prasanna, Viktor K.
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2013, 24 (11) : 2283 - 2292
  • [10] Reconnaissance of Industrial Control System By Deep Packet Inspection
    Wakchaure, Mahesh
    Sarwade, Satish
    Siddavatam, Irfan
    PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 1093 - 1096