Reaction/annealing pathways for forming ultrathin silicon nitride films for composite oxide-nitride gate dielectrics with nitrided crystalline silicon-dielectric interfaces for application in advanced complementary metal-oxide-semiconductor devices

被引:18
|
作者
Lucovsky, G [1 ]
机构
[1] N Carolina State Univ, Dept Phys Elect & Comp Engn & Mat Sci & Engn, Raleigh, NC 27695 USA
来源
关键词
D O I
10.1116/1.581818
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Aggressive scaling of complementary metal-oxide-semiconductor (CMOS) devices requires gate dielectrics with an oxide equivalent thickness, t(ox,eq)similar to 1 nm or less by the product introduction year 2012. Direct tunneling presents a significant performance Limitation in field-effect transistors (FETs) with homogeneous oxide gate dielectrics <1.7 nm. Boron diffusion from p(+) poly-Si gate electrodes in p-channel FETs leads to additional electrical problems for oxide thicknesses <3 nm. interfacial nitridation improves reliability in n-channel FETs; however, by itself, it is not effective in p-type metal-oxide-semiconductor FETs due to boron pileup at the Si-dielectric interface. Proposed solutions include top-oxide surface nitridation and the integration ef composite oxide-nitride dielectrics into CMOS devices. This review discusses the integration of hydrogenated silicon nitride films, prepared by remote plasma-enhanced chemical-vapor deposition, into electrical devices with composite oxide-nitride (ON) gate dielectrics. FET devices with ON dielectrics having the same oxide-equivalent thickness, t(ox-eq) and gate dielectric capacitance as devices with homogeneous oxide gate dielectrics display improved performance and reliability. However, reductions in direct tunneling current due to increased physical thickness are below expectations based on tunneling calculations which assume the tunneling mass of electrons in nitride films: is approximately the same as in SiO2. The combination of a lower electron tunneling mass and a;reduced conduction-band offset energy (i) places important limitations on the extent to which devices with ON gate dielectrics can meet the aggressive scaling needed in advanced CMOS devices, and (ii) raises important questions that have to be addressed when evaluating alternative high-K dielectrics such as Ta2O5, TiO2, and Al2O3. However, tunneling can be reduced by combining monolayer interface nitridation with ON stacks. (C) 1999 American Vacuum Society. [S0734-2101(99)19604-0].
引用
收藏
页码:1340 / 1351
页数:12
相关论文
共 8 条
  • [1] Soft-breakdown-suppressed ultrathin atomic-layer-deposited silicon-nitride/SiO2 stack gate dielectrics for advanced complementary metal-oxide-semiconductor technology
    Khosru, QDM
    Nakajima, A
    Yoshimoto, T
    Yokoyama, S
    APPLIED PHYSICS LETTERS, 2001, 79 (21) : 3488 - 3490
  • [2] Low-temperature formation of highly reliable silicon-nitride gate dielectrics with suppressed soft-breakdown phenomena for advanced complementary metal-oxide-semiconductor technology
    Nakajima, A
    Khosru, QDM
    Yoshimoto, T
    Kidera, T
    Yokoyama, S
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2002, 20 (04): : 1406 - 1409
  • [3] Novel laser annealing process for advanced complementary metal oxide semiconductor devices with suppressed polycrystalline silicon gate depletion and ultra shallow junctions
    Shima, Akio
    Mine, Toshiyuki
    Torii, Kazuyoshi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (4 B): : 1841 - 1847
  • [4] Novel laser annealing process for advanced complementary metal oxide semiconductor devices with suppressed polycrystalline silicon gate depletion and ultra shallow junctions
    Shima, Akio
    Mine, Toshiyuki
    Torii, Kazuyoshi
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 1841 - 1847
  • [5] The performance and reliability of PMOSFET's with ultrathin silicon nitride/oxide stacked gate dielectrics with nitrided Si-SiO2 interfaces prepared by remote plasma enhanced CVD and post-deposition rapid thermal annealing
    Wu, Y
    Lucovsky, G
    Lee, YM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (07) : 1361 - 1369
  • [6] Plasma processed ultra-thin SiO2 interfaces far advanced silicon NMOS and PMOS devices:: applications to Si-oxide Si oxynitride, Si-oxide Si nitride and Si-oxide transition metal oxide stacked gate dielectrics
    Lucovsky, G
    Yang, HY
    Wu, Y
    Niimi, H
    THIN SOLID FILMS, 2000, 374 (02) : 217 - 227
  • [7] Experimental Study of Physical-Vapor-Deposited Titanium Nitride Gate with An n+-Polycrystalline Silicon Capping Layer and Its Application to 20 nm Fin-Type Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistors
    Kamei, Takahiro
    Liu, Yongxun
    Endo, Kazuhiko
    O'uchi, Shinichi
    Tsukada, Junichi
    Yamauchi, Hiromi
    Ishikawa, Yuki
    Hayashida, Tetsuro
    Matsukawa, Takashi
    Sakamoto, Kunihiro
    Ogura, Atsushi
    Masahara, Meishoku
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (04)
  • [8] Fabrication of Silicon Nanowire Metal-Oxide-Semiconductor Capacitors with Al2O3/TiO2/Al2O3 Stacked Dielectric Films for the Application to Energy Storage Devices
    Nezasa, Ryota
    Gotoh, Kazuhiro
    Kato, Shinya
    Miyamoto, Satoru
    Usami, Noritaka
    Kurokawa, Yasuyoshi
    ENERGIES, 2021, 14 (15)