Data Link Layer Processor for 100 Gbps Terahertz Wireless Communications in 28 nm CMOS Technology

被引:11
|
作者
Lopacinski, Lukasz [1 ]
Marinkovic, Miroslav [2 ]
Panic, Goran [1 ]
Eissa, Mohamed Hussein [1 ]
Hasani, Alireza [3 ]
Krishnegowda, Karthik [3 ]
Kraemer, Rolf [1 ,3 ]
机构
[1] Leibniz Inst Innovat Mikroelekt, IHP, D-15236 Frankfurt, Oder, Germany
[2] Arquimea Deutschland GmbH, D-15236 Frankfurt, Oder, Germany
[3] Brandenburg Univ Technol Cottbus Senftenberg, D-03046 Cottbus, Germany
关键词
100 Gbps wireless; terahertz communication; Reed-Solomon coding; data link layer; TRANSMITTER; RECEIVER; CHIPSET;
D O I
10.1109/ACCESS.2019.2907156
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we show our 165 Gbps data link layer processor for wireless communication in the terahertz band. The design utilizes interleaved Reed-Solomon codes with dedicated link adaptation, fragmentation, aggregation, and hybrid-automatic-repeat-request. The main advantage is the low-chip area required to fabricate the processor, which is at least two times lower than the area of low-density parity-check decoders. Surprisingly, our solution loses only similar to 1 dB gain when compared to high-speed low-density parity-check decoders. Moreover, with only 2.38 pJ/bit of energy consumption at 0.8 V, one of the best results in the class of comparable implementations has been achieved. Alongside, we show our vision of a complete 100 Gbps wireless transceiver, including radio frequency frontend and baseband processing. For the baseband realization, we propose a parallel sequence spread spectrum and channel combining at the baseband level. Challenges to high-speed wireless transmission at the terahertz band are addressed as well. To the authors' best knowledge, it is one of the first data link layer implementations that deal with a data rate of >= 100 Gbps.
引用
收藏
页码:44489 / 44502
页数:14
相关论文
共 50 条
  • [1] Data Link Layer Considerations for Future 100 Gbps Terahertz Band Transceivers
    Lopacinski, Lukasz
    Brzozowski, Marcin
    Kraemer, Rolf
    [J]. WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2017,
  • [2] Equalizer implementation for 10 gbps serial data link in 90 nm CMOS technology
    El-Fattah, Ahmed Adel Abd
    Arafa, Ahmed Mohamed
    El-Hay, Dina Redaa Abd
    Mohamed, Fadya Atef Naguib
    Ahmed, Marwa Mostafa
    El-Aziz, Mohamed Omar Abd
    [J]. 2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 9 - +
  • [3] Design and performance measurements of an FPGA accelerator for a 100Gbps wireless data link layer
    Lopacinski, Lukasz
    Brzozowski, Marcin
    Kraemer, Rolf
    Nolte, Joerg
    Buechner, Steffen
    [J]. 2015 1st URSI Atlantic Radio Science Conference (URSI AT-RASC), 2015,
  • [4] Parallel RS Error Correction Structures Dedicated for 100 Gbps Wireless Data Link Layer
    Lopacinski, Lukasz
    Nolte, Joerg
    Buechner, Steffen
    Brzozowski, Marcin
    Kraemer, Rolf
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB), 2015,
  • [5] A 15-22 Gbps Serial Link in 28 nm CMOS With Direct DFE
    Balan, Vishnu
    Oluwole, Olakanmi
    Kodani, Gregory
    Zhong, Charlie
    Dadi, Ratnakar
    Amin, Arif
    Ragab, Ahmed
    Lee, M. -J. Edward
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 3104 - 3115
  • [6] 550 Gbps Fully Parallel Fully Unrolled LDPC Decoder in 28 nm CMOS Technology
    Hasani, A.
    Lopacinski, L.
    Panic, G.
    Grass, E.
    [J]. 2022 JOINT EUROPEAN CONFERENCE ON NETWORKS AND COMMUNICATIONS & 6G SUMMIT (EUCNC/6G SUMMIT), 2022, : 429 - 433
  • [7] SEE and TID characterization of an 8 Gbps SST transmitter in a 28 nm bulk CMOS technology
    Liang, Bin
    Chen, Jianjun
    Chi, Yaqing
    Yuan, Hengzhou
    Wen, Yi
    Yao, Xiaohu
    Sun, Hanhan
    [J]. MICROELECTRONICS RELIABILITY, 2023, 142
  • [8] A 40 Gb/s Serial Link Transceiver in 28 nm CMOS Technology
    Navid, Reza
    Chen, E-Hung
    Hossain, Masum
    Leibowitz, Brian
    Ren, Jihong
    Chou, Chuen-Huei Adam
    Daly, Barry
    Aleksic, Marko
    Su, Bruce
    Li, Simon
    Shirasgaonkar, Makarand
    Heaton, Fred
    Zerbe, Jared
    Eble, John
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 814 - 827
  • [9] An energy efficient 18Gbps LDPC decoding processor for 802.11ad in 28nm CMOS
    Li, Meng
    Weijers, Jan-Willem
    Derudder, Veerle
    Vos, Ilse
    Rykunov, Maxim
    Dupont, Steven
    Debacker, Peter
    Dewilde, Andy
    Huang, Yanxiang
    Van der Perre, Liesbet
    Van Thillo, Wim
    [J]. 2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 265 - 268
  • [10] A 100 Gb/s Transimpedance Amplifier in 65 nm CMOS Technology for Optical Communications
    Ahmed, Maruf N.
    Chong, Joseph
    Ha, Dong Sam
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1885 - 1888