An Effective Model Extraction Method with State Space Compression for Model Checking SystemC TLM Designs

被引:0
|
作者
Gao, Yanyan [1 ]
Li, Xi [2 ]
机构
[1] Hefei Univ Technol, Sch Comp & Informat, Hefei, Peoples R China
[2] Univ Sci & Tech China, Sch Comp Sci, Hefei, Peoples R China
关键词
SystemC; TLM; model checking; SMV;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
SystemC has become a de-facto standard language for SoC and ASIP designs. The verification of implementation with SystemC is the key to guarantee the correctness of designs and prevent the errors from propagating to the lower levels. The gap between SystemC TLM model and its corresponding formal model makes it hard to perform automated translation between them. SystemC describes process behavior in sequential statements and usually employs intermediate variables, while most model checking languages for hardware only describe parallel behaviors, in which the usage of intermediate variables not only increases state space and may prolong execution time, but also introduce potential errors. For a model checking language which supports parallel description, the elimination of redundant intermediate variables is requisite and also an efficient way to reduce the state space. This paper intends to solve these issues: (1) proposing an extraction method that can implement the translation from a description which supports sequential execution to a description supports parallel execution; (2) identifying and removing redundant intermediate variables. In this paper, a novel mechanism is presented to automatically extract behavior description from SystemC to a widespreadly used model checking language SMV. We have implemented a tool SC2SMV and performed actual extraction process on it to demonstrate the effectiveness of the method presented in this paper.
引用
收藏
页码:64 / 71
页数:8
相关论文
共 50 条
  • [1] An Effective Approach for Model Checking SystemC Designs
    Behjati, Razieh
    Sabouri, Hamideh
    Razavi, Niloofar
    Sirjani, Marjan
    [J]. 2008 8TH INTERNATIONAL CONFERENCE ON APPLICATION OF CONCURRENCY TO SYSTEM DESIGN, PROCEEDINGS, 2008, : 56 - 61
  • [2] Symbolic Model Checking on SystemC Designs
    Chou, Chun-Nan
    Ho, Yen-Sheng
    Hsieh, Chiao
    Huang, Chung-Yang
    [J]. 2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 327 - 333
  • [3] Software Model Checking SystemC
    Cimatti, Alessandro
    Narasamdya, Iman
    Roveri, Marco
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (05) : 774 - 787
  • [4] Statistical Model Checking for SystemC Models
    Van Chan Ngo
    Legay, Axel
    Quilbeuf, Jean
    [J]. 2016 IEEE 17TH INTERNATIONAL SYMPOSIUM ON HIGH ASSURANCE SYSTEMS ENGINEERING (HASE), 2016, : 197 - 204
  • [5] Design Space Exploration with a Cycle-accurate SystemC/TLM DRAM Controller Model
    Hsu, Ting-Shuo
    Wu, Chao-Chih
    Hsu, Che-Wei
    Huang, Chih-Tsun
    Liou, Jing-Jia
    Chen, Yao-Hua
    Lu, Juin-Ming
    [J]. 2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [6] A mutation model for the SystemC TLM 2.0 communication interfaces
    Bombieri, Nicola
    Fummi, Franco
    Pravadelli, Graziano
    [J]. 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 353 - 358
  • [7] A Semantics-based Translation Method for Automated Verification of SystemC TLM Designs
    Gao, Yanyan
    Li, Xi
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (05): : 685 - 695
  • [8] A Semantics-based Translation Method for Automated Verification of SystemC TLM Designs
    Yanyan Gao
    Xi Li
    [J]. Journal of Electronic Testing, 2013, 29 : 685 - 695
  • [9] Race Analysis for SystemC Using Model Checking
    Blanc, Nicolas
    Kroening, Daniel
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2010, 15 (03)
  • [10] Model-driven validation of SystemC designs
    Patel, Hiren D.
    Shukla, Sandeep K.
    [J]. 2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 29 - +