Timing Verification for Rapid Single-Flux-Quantum (RSFQ) Logic: New Paradigm and Models

被引:0
|
作者
Wang, Fangzhou [1 ]
Gupta, Sandeep [1 ]
机构
[1] Univ Southern Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
Rapid Single-Flux-Quantum (RSFQ); timing verification; delay testing;
D O I
10.1109/isec46533.2019.8990904
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
RSFQ is an attractive technology due to its low energy and high speed. However, it is imperative to certify speed for each design (via timing verification) and each fabricated chip (via delay testing). In this paper, we describe completely new phenomena in RSFQ circuits that arise due to their unique characteristics and require the development of new concepts, methods, and tools for timing verification and delay testing. We show that single-pattern timing verification and delay testing is possible in RSFQ technology. We also show that due to the gate-level pipelined nature of RSFQ circuits, imposing a guard-band to resolve the setup time issue will reduce the performance dramatically and lose some of the speed benefits of RSFQ. More importantly, inserting scan logic for every pipelined gate in RSFQ will cause astronomical area overheads. Therefore, the increased clock-to-Q delay (i.e., timing bleed) must be allowed, and delay faults in fabricated chip must be tested for multi-cycle paths. Further, the polarity of the logic gate is an important determinant for selecting target multi-cycle path. Also, we have observed a completely new delay failure behavior in RSFQ. If the clock period is insufficient compared to circuit delays,, in addition to a missing pulse at output in one clock cycle, an additional pulse can be generated in the next cycle. This provides additional opportunities to detect timing problems for timing verification and delay testing. In addition to describing above major differences from CMOS and their implications, we outline a completely new paradigm for Automatic Test Pattern Generation (ATPG) for timing verification and delay testing of RSFQ circuits.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Timing verification of rapid single flux quantum logic cell
    Weng, Bicong
    Gao, Xiaoping
    Ren, Jie
    Li, Xiuting
    Niu, Minghui
    Yang, Shucheng
    Wang, Zhen
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2023, 610
  • [2] A Timing Fault Model and an Efficient Timing Fault Simulation Method for Rapid Single-Flux-Quantum Logic Circuits
    Nakamura, Shogo
    Takagi, Kazuyoshi
    Kito, Nobutaka
    Takagi, Naofumi
    33RD INTERNATIONAL SYMPOSIUM ON SUPERCONDUCTIVITY (ISS2020), 2021, 1975
  • [3] New single-flux-quantum logic circuits with SQUIDs
    Harada, Yutaka
    IEICE Transactions on Electronics, 2002, E85-C (03) : 654 - 658
  • [4] New Single-Flux-Quantum Logic Circuits with SQUIDs
    Harada, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (03): : 654 - 658
  • [5] Rapid Single-Flux-Quantum Logic Circuits Using Clockless Gates
    Kawaguchi, Takahiro
    Takagi, Kazuyoshi
    Takagi, Naofumi
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2021, 31 (04)
  • [6] Static Timing Analysis (STA) with Timing Bleed: Certifying Much Higher Performance for Rapid Single Flux Quantum (RSFQ) Logic
    Wang, Fangzhou
    Zhang, Bo
    Pedram, Massoud
    Gupta, Sandeep
    14TH EUROPEAN CONFERENCE ON APPLIED SUPERCONDUCTIVITY (EUCAS2019), 2020, 1559
  • [7] A single-flux-quantum logic prototype microprocessor
    Tanaka, M
    Matsuzaki, F
    Kondo, T
    Nakajima, N
    Yamanashi, Y
    Fujimaki, A
    Hayakawa, H
    Yoshikawa, N
    Terai, H
    Yorozu, S
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 298 - 299
  • [8] PROPOSAL OF SINGLE-FLUX-QUANTUM LOGIC DEVICE
    TAMURA, H
    OKABE, Y
    SUGANO, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (10) : 2035 - 2036
  • [9] Rapid single-flux-quantum dual-rail logic for asynchronous circuits
    Maezawa, M
    Kurosawa, I
    Aoyagi, M
    Nakagawa, H
    Kameda, Y
    Nanya, T
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1997, 7 (02) : 2705 - 2708
  • [10] Design of Complex Rapid Single-Flux-Quantum Cells with Application to Logic Synthesis
    Katam, Naveen
    Shafaei, Alireza
    Pedram, Massoud
    2017 16TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2017,