Resource efficient parallel architectures for linear matrix algebra in real time adaptive control algorithms on reconfigurable logic

被引:0
|
作者
Khan, Fahad Ahmad [1 ,2 ]
Ashraf, Rizwan Arshad [2 ]
Abbasi, Qammar Hussain [1 ]
Nasir, Ali Arshad [1 ]
机构
[1] UET Lahore, Dept Elect Engn, Lahore, Pakistan
[2] UET Lahore, Dept Mech Control Engn, Lahore, Pakistan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Parallel and systolic structures for matrix algebra algorithms have been around for quite a long time. Various implementations of different numerical techniques exist. With the advent of reconfigurable logic, especially FPGAs, a need has arisen to revisit these architectures and produce resource efficient versions of these algorithms. We have produced resource efficient parallel architectures for LU Decomposition and Triangular Matrix Inversion, keeping in view data computational rate requirements for real time control systems. These architectures decrease memory logic resources considerably and also maintain excellent clock period results. They also have the capability to be mapped over each other thereby further reducing resource usage and also providing us with the additional facility of Matrix Multiplication.
引用
收藏
页码:275 / +
页数:2
相关论文
共 50 条
  • [1] A class of parallel tiled linear algebra algorithms for multicore architectures
    Buttari, Alfredo
    Langou, Julien
    Kurzak, Jakub
    Dongarra, Jack
    PARALLEL COMPUTING, 2009, 35 (01) : 38 - 53
  • [2] PARALLEL ARCHITECTURES FOR REAL-TIME CONTROL
    JONES, DI
    ELECTRONICS & COMMUNICATION ENGINEERING JOURNAL, 1989, 1 (05): : 217 - 223
  • [3] Fast and processor efficient parallel matrix multiplication algorithms on a linear array with a reconfigurable pipelined bus system
    Li, KQ
    Pan, Y
    Zheng, SQ
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1998, 9 (08) : 705 - 720
  • [4] Fast and processor efficient parallel matrix multiplication algorithms on a linear array with a reconfigurable pipelined bus system
    State Univ of New York, New Paltz, United States
    IEEE Trans Parallel Distrib Syst, 8 (705-720):
  • [5] Time-efficient maze routing algorithms on reconfigurable mesh architectures
    Ercal, F
    Lee, HC
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1997, 44 (02) : 133 - 140
  • [6] EFFICIENT TECHNIQUE FOR PARTITIONING AND PROGRAMMING LINEAR ALGEBRA ALGORITHMS ON CONCURRENT VLSI ARCHITECTURES
    DIZITTI, E
    CHIRICO, M
    CURATELLI, F
    BISIO, GM
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1995, 142 (02): : 97 - 104
  • [7] Generating Efficient Parallel codes for Recursive Linear-Algebra Algorithms
    Raj, Deepan
    Vyuhita, Bonthu
    Hegde, Nikhil
    2022 IEEE 29TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING, DATA AND ANALYTICS WORKSHOP, HIPCW, 2022, : 71 - 71
  • [8] Optimal Algorithms for Linear Algebra in the Current Matrix Multiplication Time
    Cherapanamjeri, Yeshwanth
    Silwal, Sandeep
    Woodruff, David P.
    Zhou, Samson
    PROCEEDINGS OF THE 2023 ANNUAL ACM-SIAM SYMPOSIUM ON DISCRETE ALGORITHMS, SODA, 2023, : 4026 - 4049
  • [9] Semi-parallel reconfigurable architectures for real-time LDPC decoding
    Karkooti, M
    Cavallaro, JR
    ITCC 2004: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: CODING AND COMPUTING, VOL 1, PROCEEDINGS, 2004, : 579 - 585
  • [10] Parallel algorithms and processing architectures for space-time adaptive processing
    Farina, A
    Timmoneri, L
    ICR '96 - 1996 CIE INTERNATIONAL CONFERENCE OF RADAR, PROCEEDINGS, 1996, : 770 - 774