Stable Backward Reachability Correction for PLL Verification with Consideration of Environmental Noise Induced Jitter

被引:0
|
作者
Song, Yang [1 ]
Fu, Haipeng [1 ]
Yu, Hao [1 ]
Shi, Guoyong [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Shanghai Jiao Tong Univ, Sch Microelect, Shanghai 200240, Peoples R China
关键词
OSCILLATORS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is unknown to perform efficient PLL system-level verification with consideration of jitter induced by substrate or power-supply noise. With the consideration of nonlinear phase noise macromodel, this paper introduces a forward reachability analysis with stable backward correction for PLL system-level verification with jitter. By refining initial state of PLL through backward correction, one can perform an efficient PLL verification to automatically adjust the locking range with consideration of environmental noise induced jitter. Moreover, to overcome the unstable nature during backward correction, a stability calibration is introduced in this paper to limit error. To validate our method, the proposed approach is applied to verify a number of PLL designs including single-LC or coupled-LC oscillators described by system-level behavioral model with jitter. Experimental results show that our forward reachability analysis with backward correction can succeed in reaching the adjusted locking range by correcting initial states in presence of environmental noise induced jitter.
引用
收藏
页码:755 / 760
页数:6
相关论文
共 2 条