Reducing Power of Traffic Manager in Routers via Dynamic On/Off-chip Scheduling

被引:0
|
作者
Fan, Jindou [1 ]
Hu, Chengchen [1 ]
He, Keqiang [1 ]
Jiang, Junchen [1 ]
Liu, Bin [1 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Green networking in the Internet becomes increasingly important. In a high-performance router, the dominant power consumer on the Internet, half of its total power usage goes into the line-cards, where the traffic managers inside consume most of it. In this paper, we propose an energy-efficient design on the traffic manager architecture for packet buffering and storage. Unlike traditional routers where packets are always kept in off-chip memory, we propose a dynamic on-chip and off-chip scheduling mechanism, called Dynamic Packet Manager (DPM), to reduce both peak and average power consumption caused by the traffic manager. DPM buffers packets in a small on-chip memory in the light-traffic period, and activates the off-chip memory on when the on-chip memory is to overflow. In this design, when the traffic is light, the off-chip memory is put into power saving state by clock gating so that the average power consumption is reduced. With an on-chip flow based and off-chip class-based design, DPM can save one off-chip memory otherwise used for the per-flow index information storage, therefore further reduce the peak power usage. We present the theoretic analysis guiding the implementation of the DPM mechanism. Experiments on three prototypes implemented on different hardware show that the peak and average power consumptions can be reduced by 27.9% and 37.5% respectively, along with less on-chip memory cost. Besides, the traffic manger with DPM shows better performance on average packet scheduling delay than the one without DPM.
引用
收藏
页码:1925 / 1933
页数:9
相关论文
共 50 条
  • [1] Power protocol: Reducing power dissipation on off-chip data buses
    Basu, K
    Choudhary, A
    Pisharath, J
    Kandemir, M
    35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS, 2002, : 345 - 355
  • [2] Reducing off-chip memory traffic in Deep CNNs using Stick Buffer Cache
    Rakanovic, Damjan
    Erdeljan, Andrea
    Vranjkovic, Vuk
    Vukobratovic, Bogdan
    Teodorovic, Predrag
    Struharik, Rastislav
    2017 25TH TELECOMMUNICATION FORUM (TELFOR), 2017, : 514 - 517
  • [3] Dynamic Power Management of Off-Chip Links for Hybrid Memory Cubes
    Ahn, Junwhan
    Yoo, Sungjoo
    Choi, Kiyoung
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [4] A power reduction method for off-chip interconnects
    Devisch, F
    Stiens, J
    Vounckx, R
    Kuijk, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 265 - 268
  • [5] Reducing Off-Chip Memory Access via Stream-Conscious Tiling on Multimedia Applications
    Chunhui Zhang
    Fadi Kurdahi
    International Journal of Parallel Programming, 2007, 35 : 63 - 98
  • [6] Reducing off-chip memory access via stream-conscious tiling on multimedia applications
    Zhang, Chunhui
    Kurdahi, Fadi
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2007, 35 (01) : 63 - 98
  • [7] Instruction scheduling to reduce switching activity of off-chip buses for low-power systems with caches
    Tomiyama, H
    Ishihara, T
    Inoue, A
    Yasuura, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (12) : 2621 - 2629
  • [8] Reducing Off-Chip Miss Penalty by Exploiting Underutilised On-Chip Router Buffers
    Das, Abhijit
    Kumar, Abhishek
    Jose, John
    2020 IEEE 38TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2020), 2020, : 230 - 238
  • [9] FlexiBuffer: Reducing Leakage Power in On-Chip Network Routers
    Kim, Gwangsun
    Kim, John
    Yoo, Sungjoo
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 936 - 941
  • [10] An Off-Chip Attack on Hardware Enclaves via the Memory Bus
    Lee, Dayeol
    Jung, Dongha
    Fang, Ian T.
    Tsai, Chia-Che
    Popa, Raluca Ada
    PROCEEDINGS OF THE 29TH USENIX SECURITY SYMPOSIUM, 2020, : 487 - 504