A data oriented approach to the design of reconfigurable stream decoders

被引:0
|
作者
Agosta, G [1 ]
Bruschi, F [1 ]
Santambrogio, M [1 ]
Sciuto, D [1 ]
机构
[1] Politecn Milan, Milan, Italy
来源
PROCEEDINGS OF THE 2005 3RD WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The implementation technologies for electronic devices are experiencing a shift towards the use of reconfigurable devices. These devices are widely appreciated, especially in the design of embedded devices, since they allow to significantly lower the non-recurrent engineering costs associated with the hardware implementation of functionalities. In addition to these advantages, reconfigurable devices offer the possibility of implementing extremely flexible systems that can adapt or augment their hardware resources at run-time. To enable the exploitation of this important feature a key point is to make the designers able to model and validate reconfigurable systems, and to assist them in the evaluation of different target reconfigurable architectures. In this paper we address the problems of modeling reconfigurability for streaming data decoding systems at a high level of abstraction, and of the subsequent synthesis on a reconfigurable device. In particular, we define an abstraction of a generic reconfigurable architecture based on elementary modular cells (Reconfigurable Architecture Description Layer or RADL). To model and validate reconfigurable behaviors we defined a formalism that is based on the object-oriented features of Java and on its possibility to vary the class pool at run-time. We then formally address the problem of synthesizing such an. high-level model upon the reconfigurable architecture abstraction defined. In. order to explore the effectiveness of the model, we implemented a single RADL cell prototype and evaluated area cost and reconfiguration times.
引用
收藏
页码:107 / 112
页数:6
相关论文
共 50 条
  • [1] Reconfigurable shuffle network design in LDPC decoders
    Tang, Jun
    Bhatt, Tejas
    Sundararnurthy, Vishwas
    Parhi, Keshab K.
    IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2006, : 81 - +
  • [2] A Disk Based Stream Oriented Approach For Storing Big Data
    Membrey, Peter
    Chan, Keith C. C.
    Demchenko, Yuri
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON COLLABORATION TECHNOLOGIES AND SYSTEMS (CTS), 2013, : 56 - 64
  • [3] A data-flow oriented co-design for reconfigurable systems
    David, JP
    Legat, JD
    NINTH INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING - PROCEEDINGS, 1998, : 207 - 211
  • [4] Reconfigurable Design and Implementation of Data Extraction and Permutation facing Stream Cipher Algorithm
    Gao, Fei
    Dai, Zibin
    MECHANICAL AND ELECTRONICS ENGINEERING III, PTS 1-5, 2012, 130-134 : 2903 - 2906
  • [5] Area efficient controller design of barrel shifters for reconfigurable LDPC decoders
    Oh, Daesun
    Parhi, Keshab K.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 240 - 243
  • [6] Architectural Decomposition of Video Decoders by Meansof an Intermediate Data Stream Format
    Henryk Richter
    Benno Stabernack
    Volker Kühn
    Journal of Signal Processing Systems, 2014, 75 : 65 - 84
  • [7] Architectural Decomposition of Video Decoders by Meansof an Intermediate Data Stream Format
    Richter, Henryk
    Stabernack, Benno
    Kuehn, Volker
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 75 (01): : 65 - 84
  • [8] A False Negative Oriented Approach for Efficient Data Stream Analysis in Ubiquitous Environment
    Kim, Younghee
    Noh, Youngju
    Kim, Wonyoung
    Ryu, Junsuk
    Kim, Ungmo
    PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON UBIQUITOUS INFORMATION TECHNOLOGIES & APPLICATIONS (ICUT 2009), 2009, : 342 - +
  • [9] An Instruction Decomposition Method for Reconfigurable Decoders
    Yoshimura, Kazuhiro
    Nakada, Takashi
    Nakashima, Yasuhiko
    2010 PROCEEDINGS OF THE INTERNATIONAL WORKSHOP ON INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS (IWIA 2010), 2010, : 39 - 47
  • [10] The design process of an evolutionary oriented reconfigurable architecture
    Zebulum, RS
    Stoica, A
    Keymeulen, D
    PROCEEDINGS OF THE 2000 CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1 AND 2, 2000, : 529 - 536