Reconfigurable Hardware Design Approach for Economic Neural Network

被引:19
|
作者
Khalil, Kasem [1 ,2 ]
Kumar, Ashok [3 ]
Bayoumi, Magdy [4 ]
机构
[1] Univ Mississippi, Elect & Comp Engn Dept, Oxford, MS 38677 USA
[2] Assiut Univ, Elect Engn Dept, Asyut 71515, Egypt
[3] Univ Louisiana Lafayette, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
[4] Univ Louisiana Lafayette, Dept Elect & Comp Engn, Lafayette, LA 70504 USA
关键词
Artificial neural network; hardware neural network; image recognition; pattern recognition; FPGA implementation;
D O I
10.1109/TCSII.2022.3191342
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hardware-based neural networks are becoming attractive because of their superior performance. One of the research challenges is to design such hardware using less area to minimize the cost of on-chip implementation. This brief proposes an area-efficient implementation of an Artificial Neural Network (ANN). The proposed method reduces the number of layers in the ANN by nearly half through a novel, dual use of some layers denoted as hidden layers. The hidden layers are non-traditional layers proposed in this brief. They are adaptable, and each such layer performs two separate functions through judicious use of different weights. Thus, each hidden or flexible layer does the work of two traditional ANN layers. The other type of layers used in the proposed design is the fixed layers that are used traditionally. The fixed layers are not flexible and serve the functionality of a single layer. The proposed design keeps the number of the fixed layers as low as possible. One or more fixed layers may still be needed for some applications besides the proposed flexible layers. The proposed method is implemented in Verilog HDL on Altera Arria 10 GX FPGA. Its area usage is only 41% of the state-of-the-art method, while its power consumption and speed overheads are small.
引用
收藏
页码:5094 / 5098
页数:5
相关论文
共 50 条
  • [1] Dynamically Reconfigurable Neural Network Hardware Design for Ultrasonic Target Detection
    Yoon, Sungjoon
    Oruklu, Erdal
    Saniie, J.
    2006 IEEE ULTRASONICS SYMPOSIUM, VOLS 1-5, PROCEEDINGS, 2006, : 1377 - 1380
  • [2] Reconfigurable hardware approach to network simulation
    Stiliadis, Dimitrios
    Varma, Anujan
    ACM Transactions on Modeling and Computer Simulation, 1997, 7 (01): : 131 - 156
  • [3] A Novel Reconfigurable Hardware Architecture of Neural Network
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 618 - 621
  • [4] A reconfigurable approach to hardware implementation of neural networks
    Noory, B
    Groza, V
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 1861 - 1864
  • [5] Bisection Neural Network Toward Reconfigurable Hardware Implementation
    Chen, Yan
    Zhang, Renyuan
    Kan, Yirong
    Yang, Sa
    Nakashima, Yasuhiko
    IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2024, 35 (03) : 3663 - 3673
  • [6] Hardware design and the fairness of a neural network
    Guo, Yuanbo
    Yan, Zheyu
    Yu, Xiaoting
    Kong, Qingpeng
    Xie, Joy
    Luo, Kevin
    Zeng, Dewen
    Wu, Yawen
    Jia, Zhenge
    Shi, Yiyu
    NATURE ELECTRONICS, 2024, 7 (08): : 714 - 723
  • [7] Implementation of the SoftMax Activation for Reconfigurable Neural Network Hardware Accelerators
    Shatravin, Vladislav
    Shashev, Dmitriy
    Shidlovskiy, Stanislav
    APPLIED SCIENCES-BASEL, 2023, 13 (23):
  • [8] Dynamically reconfigurable hardware -: A new perspective for neural network implementations
    Porrmann, M
    Witkowski, U
    Kalte, H
    Rückert, U
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 1048 - 1057
  • [9] Hardware implementation of neural network with. expansiuble and reconfigurable architecture
    Yun, SB
    Kim, YJ
    Dong, SS
    Lee, CH
    ICONIP'02: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING: COMPUTATIONAL INTELLIGENCE FOR THE E-AGE, 2002, : 970 - 975
  • [10] An Approach of Hardware and Software Partitioning for the Wearables Design with Limited Reconfigurable Hardware Resources
    Mansur Guimaraes, Rodolfo Labiapari
    Rabelo Oliveira, Ricardo Augusto
    2018 VIII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC 2018), 2018, : 91 - 98