Thermal Evaluation and Analyses of 3D IC Integration SiP with TSVs for Network System Applications

被引:0
|
作者
Chien, Heng-Chieh [1 ]
Lau, John H. [1 ]
Chao, Yu-Lin [1 ]
Dai, Ming-Ji [1 ]
Tain, Ra-Min [1 ]
Li, L. [2 ]
Su, P. [2 ]
Xue, J. [2 ]
Brillhart, M. [2 ]
机构
[1] EOL Ind Technol Res Inst, Rm 168,Bldg 14,195,Sec 4,Chung Hsing Rd Chutung, Hsinchu 310, Taiwan
[2] Cisco Syst Inc, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, we used simulation technique to analyze the thermal behaviors and investigate the thermal issues of a designed system in package (SiP) for network system application that based on a three dimensional integrated circuit (3D IC) structure. The 3D IC SiP has an interposer which with regularly embedded through-silicon vias (TSVs); there are one CPU chip and two DRAM chips planted on the top side and bottom side of the interposer, respectively. The interposer with chips is bonded on a BT substrate; the BT substrate is bonded on a PCB; and a metallic heat spreader is placed on and glued to the CPU chip's back-side. Because a 3D IC SiP with TSVs is so complicate for modeling and very difficult for meshing, this study attempted to use the equivalent models of embedded TSV, bump/solder bond and metallic trace to simplify a detail 3D IC model. We introduced a slice model, that four stacked chips on an interposer and each chip has two heaters and TSVs, to verify the accuracy and feasibility of the equivalent model by comparing to the detail model, the results of both models show that they are in a good agreement. By using the equivalent model to simulate the studied 3D IC integrated SiP; we found the CPU temperature would be dominated by the cooling capability of a thermal module that attached on the heat spreader. As for the DRAM chips that underneath the interposer, it is inevitable to have a quite high temperature due to the temperature superposition effect and an obstructed heat flow path. In fact, the severely high temperature of the chips under an interposer should be the main thermal issue for such a 3D IC SiP because there is no easy thermal solution for these chips.
引用
收藏
页码:1866 / 1873
页数:8
相关论文
共 50 条
  • [1] Effects of TSVs (through-silicon vias) on thermal performances of 3D IC integration system-in-package (SiP)
    Lau, John H.
    Yue, Tang Gong
    MICROELECTRONICS RELIABILITY, 2012, 52 (11) : 2660 - 2669
  • [2] Thermal Evaluation of TSVs in 3D-Integration Technology
    Harb, Shadi M. S.
    Eisenstadt, William
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019,
  • [3] Effects of TSV Interposer on the Reliability of 3D IC Integration SiP
    Lau, John H.
    Zhang, Xiaowu
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 65 - +
  • [4] A Thermal Estimation Model for 3D IC Using Liquid Cooled Microchannels and Thermal TSVs
    Roy, Surajit Kr
    Mandal, Supriyo
    Giri, Chandan
    Rahman, Hafizur
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 122 - 127
  • [5] In-line Testing of Blind TSVs for 3D IC Integration and M/NEMS Packaging
    Xu, Yichao
    Wang, Guanjiang
    Sun, Xin
    Fang, Runiu
    Miao, Min
    Jin, Yufeng
    2013 8TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (IEEE NEMS 2013), 2013, : 233 - 236
  • [6] System-Level Analysis of 3D ICs with Thermal TSVs
    Alqahtani, Ayed
    Ren, Zongqing
    Lee, Jaeho
    Bagherzadeh, Nader
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)
  • [7] Design of Silicon Core Coaxial TSVs to Reduce Crosstalk Effects for 3D IC Applications
    Pal, Krishna
    Halavar, Bheemappa
    Kumar, V. Ramesh
    IETE JOURNAL OF RESEARCH, 2024,
  • [8] Challenges in the Reliability of 3D Integration using TSVs
    Stiebing, M.
    Vogel, D.
    Steller, W.
    Wolf, M. J.
    Wunderle, B.
    2015 16TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2015,
  • [9] Thermal-aware floorplanner for 3D IC, including TSVs, liquid microchannels and thermal domains optimization
    Cuesta, David
    Risco-Martin, Jose L.
    Ayala, Jose L.
    Ignacio Hidalgo, J.
    APPLIED SOFT COMPUTING, 2015, 34 : 164 - 177
  • [10] Electrical Characterization of Through Silicon Vias (TSVs) with an On Chip Bus Driver for 3D IC Integration
    Sheu, S. S.
    Lin, Z. H.
    Lin, C. S.
    Lau, J. H.
    Lee, S. H.
    Su, K. L.
    Ku, T. K.
    Wu, S. H.
    Hung, J. F.
    Chen, P. S.
    Lai, S. J.
    Lo, W. C.
    Kao, M. J.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 851 - 856