A Novel SoC Platform Based Multi-IP Verification and Performance Measurement

被引:0
|
作者
Park, Joo-Yul [1 ]
Lee, So-Jin [1 ]
Chung, Ki-Seok [1 ]
机构
[1] Hanyang Univ, Dept Elect Comp & Commun Engn, Seoul 133791, South Korea
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
It is well-known that in ASIC designs, verification is more difficult and time consuming than design itself As the number of Ips in an SoC design increases, Ip verification and performance validation have become the important factors in reducing time-to-market. In this paper, we propose a novel SOC platform based verification methodology which tests multiple IPs together using a single testbench. We've found that commercially available SoC platforms such as Altera Excalibur or Xilinx Virtex provide excellent environment in verifying the functionalities of mutually interactive multiple IPs with very low cost. In our methodology, embedded processor core built in the SoC device is used mainly for verification purposes, and it runs a C-based testbench. The mutually interactive IPs are programmed in the FPGA device. We implement a set of tools which consists of a communication interface and a wrapper generator. Using this platform, we have verified up to 5 IPs together successfully, but we can verify more IPs together easily. Time and effort to verify complex IPs have been significantly reduced using this methodology.
引用
收藏
页码:608 / 613
页数:6
相关论文
共 50 条
  • [1] A novel SoC platform based multi-IP verification and performance measurement
    IT and BT Building, Hanyang University, 17 Haendang-dong, Seongdong-gu, Seoul 133-791, Korea, Republic of
    Int. J. Inf. Commun. Technol., 2009, 1-2 (120-131):
  • [2] Virtual SoC platform based orthogonal stimulus verification methodology for IP designs
    Yin L.
    Huang K.
    Zhang X.
    Meng J.
    Ge H.
    Yan X.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (08): : 1399 - 1405
  • [3] Verification of IP-Core based SoC's
    Deshpande, Anil
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 433 - 436
  • [4] Design of SoC Verification Platform Based on VMM Methodology
    Kong, Lu
    Wu, Wu-Chen
    He, Yong
    He, Ming
    Zhou, Zhong-Hua
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1272 - 1275
  • [5] IP simulation and verification platform based on FPGA
    College of Physical Science and Technology, South China Univ. of Technol., Guangzhou 510640, China
    Huanan Ligong Daxue Xuebao, 2006, 1 (38-42):
  • [6] Simulation platform for architectural verification and performance analysis in core-based SoC design
    Bidarte, U
    Astarloa, A
    Martín, JL
    Andreu, J
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 965 - 969
  • [7] The Design and Verification of Online-programming IP based on SOC
    Hu, Yueli
    Jiang, Chao
    Zhu, Anji
    Yu, Chao
    MANUFACTURING PROCESS AND EQUIPMENT, PTS 1-4, 2013, 694-697 : 2651 - 2655
  • [8] UVM based STBUS Verification IP for verifying SoC Architectures
    Samanta, Pranay
    Chauhan, Deepak
    Deb, Sujay
    Gupta, Piyush Kumar
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [9] Testing based SoC/VLSI IP identification and protection platform
    Fan, Yu-Cheng
    Chiang, Arvin
    Sung, Da-Cheng
    Chi, Tsung-Chen
    Jiang, Jiyin-Chang
    Hsieh, Yin-Te
    Shen, Jan-Hung
    2007 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 651 - +
  • [10] Environment speeds platform-based SOC design and verification
    Maliniak, D
    ELECTRONIC DESIGN, 2001, 49 (19) : 32 - +