Test Architecture Design and Optimization for Three-Dimensional SoCs

被引:0
|
作者
Jiang, Li [1 ]
Huang, Lin [1 ]
Xu, Qiang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
关键词
PERFORMANCE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Core-based system-on-chips (SoCs) fabricated on three-dimensional (3D) technology are emerging for better integration capabilities. Effective test architecture design and optimization techniques are essential to minimize the manufacturing cost for such giga-scale integrated circuits. In this paper we propose novel test solutions for 3D SoCs manufactured with die-to-wafer and die-to-die bonding techniques. Both testing time and routing cost associated with the test access mechanisms in 3D SoCs are considered in our simulated annealing-based technique. Experimental results on ITC'02 SoC benchmark circuits are compared to those obtained with two baseline solutions, which show the effectiveness of the proposed technique.
引用
收藏
页码:220 / 225
页数:6
相关论文
共 50 条
  • [1] Reconfigured test architecture optimization for TSV-based three-dimensional SoCs
    Shen, Kele
    Xiang, Dong
    Jiang, Zhou
    [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (16):
  • [2] Test-Access Solutions for Three-Dimensional SOCs
    Wu, Xiaoxia
    Chen, Yibo
    Chakrabarty, Krishnendu
    Xie, Yuan
    [J]. 2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1040 - 1040
  • [3] Test-Access Mechanism Optimization for Core-Based Three-Dimensional SOCs
    Wu, Xiaoxia
    Chen, Yibo
    Chakrabarty, Krishnendu
    Xie, Yuan
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 212 - +
  • [4] Test-access mechanism optimization for core-based three-dimensional SOCs
    Wu, Xiaoxia
    Chen, Yibo
    Chakrabarty, Krishnendu
    Xie, Yuan
    [J]. MICROELECTRONICS JOURNAL, 2010, 41 (10) : 601 - 615
  • [5] Test-Wrapper Optimization for Embedded Cores in TSV-Based Three-Dimensional SOCs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Xie, Yuan
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 70 - +
  • [6] Effective and efficient test architecture design for SOCs
    Goel, SK
    Marinissen, EJ
    [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 529 - 538
  • [7] Design optimization for three-dimensional extrusion processes
    Yang, Dong-Yol
    Lee, Seok-Ryul
    Kim, Kyung-Jin
    [J]. NUMIFORM '07: MATERIALS PROCESSING AND DESIGN: MODELING, SIMULATION AND APPLICATIONS, PTS I AND II, 2007, 908 : 275 - +
  • [8] Three-dimensional Integrated Circuits: Design, EDA, and Architecture
    Sun, Guangyu
    Chen, Yibo
    Dong, Xiangyu
    Ouyang, Jin
    Xie, Yuan
    [J]. FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2011, 5 (1-2): : 1 - 151
  • [9] Design optimization of a three-dimensional hexagonal braiding technique
    Yang, Xin
    Zhang, Chenglong
    Shao, Huiqi
    Bi, Siyi
    Xiao, Yao
    Jiang, Jinhua
    Ko, Frank K.
    Chen, Nanliang
    [J]. TEXTILE RESEARCH JOURNAL, 2024,
  • [10] Automated Design Optimization of a Three-Dimensional Subsonic Diffuser
    Aranake, Aniket
    Lee, Jin Gyu
    Knight, Doyle
    Cummings, Russell M.
    Cox, John
    Paul, Micah
    Byerley, Aaron R.
    [J]. JOURNAL OF PROPULSION AND POWER, 2011, 27 (04) : 838 - 846