Fully Automated Hardware-Driven Clock-Gating Architecture With Complete Clock Coverage for 4 nm Exynos Mobile SOC

被引:2
|
作者
Lee, Jae-Gon [1 ]
Choi, Younsik [1 ]
Jeon, Hoyeon [1 ]
Lee, Jong-Jin [1 ]
Shin, Dongsuk [1 ]
机构
[1] Samsung Elect Co Ltd, Hwaseong 18448, South Korea
关键词
Clocks; dynamic power consumption; power control; power; system-on-chip (SOC);
D O I
10.1109/JSSC.2022.3219410
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Automatic clock gating (ACG) is a clock-gating architecture with near zero waste on dynamic power dissipation on global clock distribution network. ACG models global clock structure as a graph with nodes and arcs representing clock components and their interconnections, respectively. Unlike conventional clock structure, where arcs are nothing more than clock nets, ACG adds control mechanism on the arc so that clock gating decision on each clock component can be automated. In this structure, each clock component can understand activities on its fan-outs and can be configured to cut off its output clock when there is no activity. The framework also allows clock consumers to define a period in time where their clock is guaranteed to be present. Combination of these features results in global clock structure, where unnecessary transition on any clock net is automatically avoided. The overall power benefit from this architecture is measured to be 17%-50%.
引用
收藏
页码:90 / 101
页数:12
相关论文
empty
未找到相关数据