An 8.0-Gb/s HyperTransport Transceiver for 32-nm SOI-CMOS Server Processors

被引:7
|
作者
Loke, Alvin L. S. [1 ]
Doyle, Bruce A. [1 ]
Maheshwari, Sanjeev K. [2 ]
Fischette, Dennis M. [2 ]
Wang, Charles L. [2 ]
Wee, Tin Tin [1 ]
Fang, Emerson S. [2 ]
机构
[1] Adv Micro Devices Inc, Ft Collins, CO 80528 USA
[2] Adv Micro Devices Inc, Sunnyvale, CA 94088 USA
关键词
Bang-bang PLL; clean-up PLL; CMOS integrated circuits; forwarded clock; HyperTransport (HT); jitter tracking; low power; source synchronous; wireline transceivers; SERDES TRANSMITTER; PERFORMANCE; JITTER; LINK; PLL;
D O I
10.1109/JSSC.2012.2211697
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an 8.0-Gb/s HyperTransport source-synchronous I/O integrated in a 32-nm SOI-CMOS processor for high-performance servers. Based on a 45-nm design capping at 6.4 Gb/s, the 32-nm transceiver achieves up to 8.0 Gb/s over long-reach board channels by incorporating several jitter- and power-reduction enhancements. First, a high-bandwidth digital clean-up PLL is introduced to attenuate high-frequency jitter in the received forwarded clock before the data is sampled. This PLL achieves a highly programmable jitter bandwidth of 20-296 MHz (measured with 0.2 UIpp input jitter) and 0.90-1.50 ps output rms jitter by implementing an extended bang-bang phase detector for additional phase-error magnitude information and flexible bang-bang control of a current-starved ring-based oscillator. Second, several power-hungry circuits, namely the transmitter input FIFO and output driver as well as the receiver deserializer, are redesigned for 8.0-Gb/s operation to maintain thermal compatibility with the existing 45-nm socket package. The fabricated 20-lane I/O consumes 1.70 W at 8.0 Gb/s with an energy efficiency of 11.8 pJ/bit. This reflects a 4.9% increase in HyperTransport power consumption and only 0.3% increase in total processor target power relative to 45-nm operation at 6.4 Gb/s.
引用
收藏
页码:2627 / 2642
页数:16
相关论文
共 50 条
  • [1] A 12-Gb/s transceiver in 32-nm bulk CMOS
    Joshi, Sopan
    Liao, Jason T. -S.
    Fan, Yongping
    Hyvonen, Sami
    Nagarajan, Mahalingam
    Rizk, Jad
    Lee, Hyung-Jin
    Young, Ian
    [J]. 2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 52 - 53
  • [2] A 32-Gb/s Backplane Transceiver with On-chip AC-coupling and Low Latency CDR in 32-nm SOI CMOS Technology
    Gangasani, Gautam R.
    Bulzacchelli, John F.
    Beukema, Troy
    Hsu, Chun-Ming
    Kelly, William
    Xu, Hui H.
    Freitas, David
    Prati, Andrea
    Gardellini, Daniele
    Cervelli, Giovanni
    Hertle, Juergen
    Baecher, Matthew
    Garlett, Jon
    Reutemann, Robert
    Hanson, David
    Storaska, Daniel W.
    Meghelli, Mounir
    [J]. PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 213 - 216
  • [3] A 28-Gb/s 4-Tap FFE/15-Tap DFE Serial Link Transceiver in 32-nm SOI CMOS Technology
    Bulzacchelli, John F.
    Menolfi, Christian
    Beukema, Troy J.
    Storaska, Daniel W.
    Hertle, Juergen
    Hanson, David R.
    Hsieh, Ping-Hsuan
    Rylov, Sergey V.
    Furrer, Daniel
    Gardellini, Daniele
    Prati, Andrea
    Morf, Thomas
    Sharma, Vivek
    Kelkar, Ram
    Ainspan, Herschel A.
    Kelly, William R.
    Chieco, Leonard R.
    Ritter, Glenn A.
    Sorice, John A.
    Garlett, Jon D.
    Callan, Robert
    Braendli, Matthias
    Buchmann, Peter
    Kossel, Marcel
    Toifl, Thomas
    Friedman, Daniel J.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) : 3232 - 3248
  • [4] 35-Gb/s VCSEL-Based Optical Link using 32-nm SOI CMOS Circuits
    Proesel, Jonathan E.
    Lee, Benjamin G.
    Baks, Christian W.
    Schow, Clint L.
    [J]. 2013 OPTICAL FIBER COMMUNICATION CONFERENCE AND EXPOSITION AND THE NATIONAL FIBER OPTIC ENGINEERS CONFERENCE (OFC/NFOEC), 2013,
  • [5] 32-nm SOI Programmable, High-bandwidth 8.0-GHz Digital PLL
    Maheshwari, Sanjeev K.
    Fang, Emerson
    Aggarwal, Sanjeev
    [J]. 2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [6] A 32 Gb/s Backplane Transceiver With On-Chip AC-Coupling and Low Latency CDR in 32 nm SOI CMOS Technology
    Gangasani, Gautam R.
    Hsu, Chun-Ming
    Bulzacchelli, John F.
    Beukema, Troy
    Kelly, William
    Xu, Hui H.
    Freitas, David
    Prati, Andrea
    Gardellini, Daniele
    Reutemann, Robert
    Cervelli, Giovanni
    Hertle, Juergen
    Baecher, Matthew
    Garlett, Jon
    Francese, Pier-Andrea
    Ewen, John F.
    Hanson, David
    Storaska, Daniel W.
    Meghelli, Mounir
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (11) : 2474 - 2489
  • [7] A 23.5 GHz PLL With an Adaptively Biased VCO in 32 nm SOI-CMOS
    Plouchart, Jean-Olivier
    Ferriss, Mark A.
    Natarajan, Arun S.
    Valdes-Garcia, Alberto
    Sadhu, Bodhisatwa
    Rylyakov, Alexander
    Parker, Benjamin D.
    Beakes, M.
    Babakhani, Aydin
    Yaldiz, Soner
    Pileggi, Larry
    Harjani, Ramesh
    Reynolds, Scott
    Tierno, Jose A.
    Friedman, Daniel
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (08) : 2009 - 2017
  • [8] An Investigation of the SET Response of Devices and Differential Pairs in a 32-nm SOI CMOS Technology
    Fleetwood, Zachary E.
    Lourenco, Nelson E.
    Ildefonso, Adrian
    England, Troy D.
    Song, Ickhyun
    Schmid, Robert L.
    Cardoso, Adilson S.
    Jung, Seungwoo
    Roche, Nicolas J-H.
    Khachatrian, Ani
    Buchner, Steven P.
    McMorrow, Dale
    Warner, Jeffrey
    Paki, Pauline
    Cressler, John D.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) : 2643 - 2649
  • [9] W-Band Direct-Modulation >20-Gb/s Transmit and Receive Building Blocks in 32-nm SOI CMOS
    Al-Rubaye, Hasan
    Rebeiz, Gabriel M.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) : 2277 - 2291
  • [10] A 40-Gb/s Optical Transceiver Front-End in 45 nm SOI CMOS
    Kim, Joohwa
    Buckwalter, James F.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 615 - 626