Mixed-level identification of fault redundancy in microprocessors

被引:0
|
作者
Oyeniran, Adeboye Stephen [1 ]
Ubar, Raimund [1 ]
Jenihhin, Maksim [1 ]
Gursoy, Cemil Cem [1 ]
Raik, Jaan [1 ]
机构
[1] Tallinn Univ Technol, Tallinn, Estonia
基金
欧盟地平线“2020”;
关键词
processor core testing; high-level control fault model; high-level fault simulation; fault coverage; fault redundancy; DIAGNOSIS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A new high-level implementation independent functional fault model for control faults in microprocessors is introduced. The fault model is based on the instruction set, and is specified as a set of data constraints to be satisfied by test data generation. We show that the high-level test, which satisfies these data constraints, will be sufficient to guarantee the detection of all non-redundant low level faults. The paper proposes a simple and fast simulation based method of generating test data, which satisfy the constraints prescribed by the proposed fault model, and a method of evaluating the high-level control fault coverage for the proposed fault model and for the given test. A method is presented for identification of the high-level redundant faults, and it is shown that a test, which provides 100% coverage of non-redundant high-level faults, will also guarantee 100% non-redundant SAF coverage, whereas all gate-level SAF not covered by the test are identified as redundant. Experimental results of test generation for the execution part of a microprocessor support the results presented in the paper.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Improving precision using mixed-level fault diagnosis
    Amyeen, M. Enamul
    Nayak, Debashis
    Venkataraman, Srikanth
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 647 - +
  • [2] Mixed-Level Explanation
    Wilson, Mark
    PHILOSOPHY OF SCIENCE, 2010, 77 (05) : 933 - 946
  • [3] MIXED-LEVEL SIMULATION ACCELERATION
    EVANCZUK, S
    VLSI SYSTEMS DESIGN, 1987, 8 (02): : 62 - &
  • [4] Optimal mixed-level supersaturated design
    Fang, KT
    Lin, DKJ
    Liu, MQ
    METRIKA, 2003, 58 (03) : 279 - 291
  • [5] Mixed-level Saito–Kurokawa liftings
    Jim Brown
    Dania Zantout
    The Ramanujan Journal, 2016, 39 : 247 - 257
  • [6] Semifold Plans for Mixed-level Designs
    Rios, Armando J.
    Simpson, James R.
    Guo, Yong
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 2011, 27 (07) : 921 - 929
  • [7] Construction of mixed-level supersaturated design
    Yamada, S
    Lin, DKJ
    METRIKA, 2002, 56 (03) : 205 - 214
  • [8] Optimal mixed-level supersaturated design
    Kai-Tai Fang
    Dennis K. J. Lin
    Min-Qian Liu
    Metrika, 2003, 58 : 279 - 291
  • [9] Optimality of mixed-level supersaturated designs
    Yamada, S
    Matsui, T
    JOURNAL OF STATISTICAL PLANNING AND INFERENCE, 2002, 104 (02) : 459 - 468
  • [10] Mixed-Level Neural Machine Translation
    Nguyen, Thien
    Nguyen, Huu
    Tran, Phuoc
    COMPUTATIONAL INTELLIGENCE AND NEUROSCIENCE, 2020, 2020 (2020)