A 249-Mpixel/s HEVC Video-Decoder Chip for 4K Ultra-HD Applications

被引:54
|
作者
Tikekar, Mehul [1 ]
Huang, Chao-Tsung [2 ]
Juvekar, Chiraag [1 ]
Sze, Vivienne [1 ]
Chandrakasan, Anantha P. [1 ]
机构
[1] MIT, Cambridge, MA 02139 USA
[2] Natl Tsing Hua Univ, Hisnchu 30013, Taiwan
关键词
DRAM bandwidth reduction; entropy decoder; high-efficiency video coding; inverse discrete cosine transform; (IDCT); motion compensation cache; ultrahigh definition (ultra; HD); video-decoder chip; EFFICIENCY;
D O I
10.1109/JSSC.2013.2284362
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High Efficiency Video Coding, the latest video standard, uses larger and variable-sized coding units and longer interpolation filters than H. 264/AVC to better exploit redundancy in video signals. These algorithmic techniques enable a 50% decrease in bitrate at the cost of computational complexity, external memory bandwidth, and, for ASIC implementations, on-chip SRAM of the video codec. This paper describes architectural optimizations for an HEVC video decoder chip. The chip uses a two-stage subpipelining scheme to reduce on-chip SRAM by 56 kbytes-a 32% reduction. A high-throughput read-only cache combined with DRAM-latency-aware memory mapping reduces DRAM bandwidth by 67%. The chip is built for HEVC Working Draft 4 Low Complexity configuration and occupies 1.77 mm(2) in 40-nm CMOS. It performs 4K Ultra HD 30-fps video decoding at 200 MHz while consuming 1.19 nJ/pixel of normalized system power.
引用
收藏
页码:61 / 72
页数:12
相关论文
共 22 条
  • [1] A 249Mpixel/s HEVC Video-Decoder Chip for Quad Full HD Applications
    Huang, Chao-Tsung
    Tikekar, Mehul
    Juvekar, Chiraag
    Sze, Vivienne
    Chandrakasan, Anantha
    [J]. 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 162 - U969
  • [2] Efficient VLSI Architecture for SAO Decoding in 4K Ultra-HD HEVC Video Codec
    Mody, Mihir
    Nandan, Niraj
    Sanghvi, Hetul
    [J]. 2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 81 - 84
  • [3] Low Power Architecture for Motion Compensation in a 4K Ultra-HD AVC and HEVC Video Codec System
    Sanghvi, Hetul
    [J]. 2013 IEEE SECOND INTERNATIONAL CONFERENCE ON IMAGE INFORMATION PROCESSING (ICIIP), 2013, : 400 - 404
  • [4] A Fast Intra Prediction Mode Decision Algorithm for HEVC Intra Coding of 4K Ultra-HD Video
    Gao, Xueyan
    Li, Zhaohui
    Li, Dongmei
    [J]. 2017 17TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT 2017), 2017, : 1742 - 1746
  • [5] Fast Depth Decision with Enlarged Coding Block Sizes for HEVC Intra Coding of 4K Ultra-HD Video
    Wei, Rujun
    Xie, Rong
    Zhang, Liang
    Song, Li
    [J]. 2015 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2015), 2015,
  • [6] 2D Cache Architecture for Motion Compensation in a 4K Ultra-HD AVC and HEVC Video Codec System
    Sanghvi, Hetul
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2014, : 191 - 192
  • [7] A 4Gpixel/s 8/10b H.265/HEVC Video Decoder Chip for 8K Ultra HD Applications
    Zhou, Dajiang
    Wang, Shihao
    Sun, Heming
    Zhou, Jianbin
    Zhu, Jiayi
    Zhao, Yijin
    Zhou, Jinjia
    Zhang, Shuping
    Kimura, Shinji
    Yoshimura, Takeshi
    Goto, Satoshi
    [J]. 2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 266 - U369
  • [8] ENERGY AND AREA EFFICIENT HARDWARE IMPLEMENTATION OF 4K MAIN-10 HEVC DECODER IN ULTRA-HD BLU-RAY PLAYER AND TV SYSTEMS
    Liu, Tsu-Ming
    Chang, Yung-Chang
    Wang, Chih-Ming
    Lin, Hue-Min
    Cheng, Chia-Yun
    Chen, Chun-Chia
    Chiu, Min-Hao
    Wang, Sheng-Jen
    Chao, Ping
    Hu, Meng-Jye
    Yeh, Fu-Chun
    Chuang, Shun-Hsiang
    Lin, Hsiu-Yi
    Wu, Ming-Long
    Chen, Che-Hong
    Ho, Chia-Lin
    Ju, Chi-Cheng
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA & EXPO (ICME), 2015,
  • [9] 4K Real-Time and Parallel Software Video Decoder for Multilayer HEVC Extensions
    Hamidouche, Wassim
    Raulet, Mickael
    Deforges, Olivier
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2016, 26 (01) : 169 - 180