A Network Flow Approach for Simultaneous Escape Routing in PCB

被引:0
|
作者
Ali, Asad [1 ]
Zeeshan, Muhammad [1 ]
Naveed, Anjum [1 ]
机构
[1] NUST, Islamabad, Pakistan
关键词
Simultaneous Escape; PCB Routing; Area Routing; Network Flow; Integer Linear Program; Integer Non-Linear Program; SER; MINIMIZATION;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Simultaneous Escape Routing (SER) is one of the most difficult problems in the Printed Circuit Boards (PCBs) routing as the pins from inside of two ICs have to be escaped to the boundaries simultaneously. The ever evolving integrated circuits (ICs) manufacturing techniques have made SER even more difficult by increasing the complexity of these ICs to a whole new level. This increase in complexity of ICs has not only increased the number of pins in an IC but has also reduced the size of the package making SER in PCBs a very hectic task. The SER problem has not been addressed by many studies in the literature and mostly, heuristic algorithms have been proposed in order to solve SER problem which fail to achieve 100 percent route-ability. In this work, we employed network flow approach to solve the SER problem using optimization modeling technique. We propose two optimal algorithms that use integer linear program for testing different sizes of grids to check their efficiency. The analysis and results show the improved efficiency of the proposed algorithms in terms of route-ability, time consumption, independence from grid topology & component pin arrangement.
引用
收藏
页码:78 / 82
页数:5
相关论文
共 50 条
  • [1] SIMULTANEOUS ESCAPE ROUTING USING NETWORK FLOW OPTIMIZATION
    Sattar, Kashif
    Ignjatovic, Aleksandar
    MALAYSIAN JOURNAL OF COMPUTER SCIENCE, 2016, 29 (02) : 86 - 105
  • [2] A Correct Network Flow Model for Escape Routing
    Yan, Tan
    Wong, Martin D. F.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 332 - 335
  • [3] Ordered Escape Routing Using Network Flow and Optimization Model
    Sattar, Kashif
    Naveed, Anjum
    PROCEEDINGS OF THE 2015 6TH INTERNATIONAL CONFERENCE ON AUTOMATION, ROBOTICS AND APPLICATIONS (ICARA), 2015, : 563 - 568
  • [4] Network Flow Modeling for Escape Routing on Staggered Pin Arrays
    Wu, Pei-Ci
    Wong, Martin D. F.
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 193 - 198
  • [5] Imitation Learning for Simultaneous Escape Routing
    Kim, Minsu
    Park, Hyunwook
    Son, Keeyoung
    Kim, Seongguk
    Kim, Haeyeon
    Kim, Jihun
    Song, Jinwook
    Ku, Youngmin
    Park, Jounggyu
    Kim, Joungho
    IEEE 30TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2021), 2021,
  • [6] PCB Escape Routing and Layer Minimization for Digital Microfluidic Biochips
    McDaniel, Jeffrey
    Zimmerman, Zachary
    Grissom, Daniel
    Brisk, Philip
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (01) : 69 - 82
  • [7] Simultaneous Constrained Pin Assignment and Escape Routing Considering Differential Pairs for FPGA-PCB Co-design
    Lei, Seong-I
    Mak, Wai-Kei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (12) : 1866 - 1878
  • [8] Simultaneous Escape Routing on Multiple Components for Dense PCBs
    Chin, Ching-Yu
    Chen, Hung-Ming
    2013 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2013, : 138 - 141
  • [9] A Negotiated Congestion based Router for Simultaneous Escape Routing
    Ma, Qiang
    Yan, Tan
    Wong, Martin D. F.
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 606 - 610
  • [10] A New Strategy for Simultaneous Escape Based on Boundary Routing
    Luo, Lijuan
    Yan, Tan
    Ma, Qiang
    Wong, Martin D. F.
    Shibuya, Toshiyuki
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (02) : 205 - 214