Cell-on-Buffer: New design approach for high-performance and low-power monolithic 3D integrated circuits

被引:0
|
作者
Sarhan, Hossam [1 ]
Thuries, Sebastien [1 ]
Billoint, Olivier [1 ]
Clermidy, Fabien [1 ]
机构
[1] Univ Grenoble Alpes, CEA LETI, Minatec Campus, F-38054 Grenoble, France
来源
MICROELECTRONICS JOURNAL | 2017年 / 60卷
关键词
High-density 3D integrated circuits; Monolithic; 3D; CoolCube; 3DVLSI; Cell-on-Buffer;
D O I
10.1016/j.mejo.2016.10.012
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Monolithic 3D Integration technology (M3D) provides high density vertical interconnects allowing new design approaches such as Cell-on-Cell (gate level approach) and NMOS-on-PMOS (transistor level approach). This work proposes a 3D Cell-on-Buffer (3DCoB) design approach by separating the logical functioning stage of a gate from its driving stage, then vertically stacking them. The proposed 3DCoB approach demonstrates better performances compared to the 2D implementation and the conventional 3D approaches. A Multi-VDD low power technique is applied to 3DCoB cells (i.e. a different power supply for each tier). The multi-VDD 3DCoB technique provides total power reduction with limited performances degradation compared to the single-VDD 3DCoB approach. 3DCoB with single- and Multi- VDD techniques are applied on a set of benchmark designs in 28 nm-FDSOI technology using conventional sign-off place and route flow. Implementation results show up to 35% increment in performance and up to 21.8% reduction in the total power compared to 2D designs.
引用
收藏
页码:109 / 118
页数:10
相关论文
共 50 条
  • [1] 3DCoB: A new design approach for Monolithic 3D Integrated Circuits
    Sarhan, Hossam
    Thuries, Sebastien
    Billoint, Olivier
    Clermidy, Fabien
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 79 - 84
  • [2] Vertically integrated SOI circuits for low-power and high-performance applications
    Wei, LQ
    Zhang, RT
    Roy, K
    Chen, ZP
    Janes, DB
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (03) : 351 - 362
  • [3] A new systematic design approach for low-power analog integrated circuits
    Dolatshahi, Mehdi
    Hashemipour, Omid
    Navi, Keivan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (05) : 384 - 389
  • [4] High-Performance Silicon Photonics Platform for Low-Power Photonic Integrated Circuits
    Mogami, Tohru
    Horikawa, Tsuyoshi
    Kinoshita, Keizo
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 17 - 18
  • [5] Cell Transformations and Physical Design Techniques for 3D Monolithic Integrated Circuits
    Bobba, Shashikanth
    Chakraborty, Ashutosh
    Thomas, Olivier
    Batude, Perrine
    De Micheli, Giovanni
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [6] Low-power high-performance FinFET sequential circuits
    Tawfik, Shenf A.
    Kursuri, Volkan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 145 - 148
  • [7] Low-power high-performance arithmetic circuits and architectures
    Fahim, AM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 90 - 94
  • [8] Carbon nanotube electronics: Design of high-performance and low-power digital circuits
    Raychowdhury, Arijit
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2391 - 2401
  • [9] High-Performance Silicon Photonics Process Platform for Low-Power Photonic Integrated Circuits
    Mogami, Tohru
    Akiyama, Suguru
    Baba, Takeshi
    Okumura, Shigekazu
    Fujikata, Junichi
    Horikawa, Tsuyoshi
    Kinoshita, Keizo
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 216 - 217
  • [10] An Unbalanced Area Ratio Study for High Performance Monolithic 3D Integrated Circuits
    Sarhan, Hossam
    Thuries, Sebastien
    Billoint, Olivier
    Clermidy, Fabien
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 350 - 355