Very Large-Scale Integrated Processor

被引:0
|
作者
Takano, Shigeyuki [1 ]
机构
[1] Sanyo LSI Design Syst Soft Co Ltd, Gunma, Japan
关键词
Fusion Core; Composable Processor; Adaptive Computing; Reconfigurable Computing;
D O I
10.1109/IPDPSW.2012.101
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Many-core processors are designed for improving thread-level parallelism (TLP) across the cores and for keeping instruction-level parallelism (ILP) in each core. However, each application has its own characteristic TLP and ILP. Therefore, a "pre-fabricated" chip multiprocessor (CMP) cannot tolerate a wide range of applications. Recent works attempted to reconfigure the CMP in order to fit the processor to the applications. This paper proposes a scalable processor that is able to up scale and down scale the datapath of the adaptive processor. The scaling is based on a chaining interconnection networks between segments. The adaptive processor uses a linear topology to form a stack structure. In order to map the array to a two-dimensional array, a new topology, which we call an S-topology which scales well is also proposed. We assessed costs in terms of area and delay on the S-topology applied to the adaptive processor, and peak performances.
引用
收藏
页码:821 / 828
页数:8
相关论文
共 50 条