Minimum Energy Analysis and Experimental Verification of a Latch-Based Subthreshold FPGA

被引:5
|
作者
Grossmann, Peter J. [1 ,2 ]
Leeser, Miriam E. [3 ]
Onabajo, Marvin [3 ]
机构
[1] MIT Lincoln Lab, Lexington, MA 02420 USA
[2] Northeastern Univ, Boston, MA 02115 USA
[3] Northeastern Univ, Elect & Comp Engn Dept, Boston, MA 02115 USA
关键词
Field-programmable gate array (FPGA); low-power design; minimum energy operation; power-delay product; subthreshold FPGA; variation-aware design; DESIGN;
D O I
10.1109/TCSII.2012.2231035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field-programmable gate arrays (FPGAs) are an attractive option for low-power systems requiring flexible computing resources. However, the lowest power systems have yet to adopt FPGAs. Subthreshold circuit operation offers the opportunity to operate FPGAs at their minimum energy point. This paper presents data measured from an FPGA test chip fabricated in a 0.18-mu m SOI process. It is shown that the test chip can function at supply voltages as low as 0.26 V without an extra supply for write assists by using latches for configuration bit storage instead of static random access memory. Investigation of the minimum energy point of the FPGA for a high-activity test pattern shows that the minimum energy point of the FPGA can be well below the threshold voltage of the transistors.
引用
收藏
页码:942 / 946
页数:5
相关论文
共 50 条
  • [1] Latch-based FPGA emulation method for design verification: case study with microprocessor
    Kim, M.
    Kong, J.
    Suh, T.
    Chung, S. W.
    ELECTRONICS LETTERS, 2011, 47 (09) : 532 - 533
  • [2] Crossbar latch-based combinational and sequential logic for nano FPGA
    Mohamed, T.
    Jullien, G. A.
    Badawy, W.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURE, 2007, : 117 - 122
  • [3] An Abstraction Algorithm for the Verification of Level-Sensitive Latch-Based Netlists
    Jason Baumgartner
    Tamir Heyman
    Vigyan Singhal
    Adnan Aziz
    Formal Methods in System Design, 2003, 23 : 39 - 65
  • [4] An abstraction algorithm for the verification of level-sensitive latch-based netlists
    Baumgartner, J
    Heyman, T
    Singhal, V
    Aziz, A
    FORMAL METHODS IN SYSTEM DESIGN, 2003, 23 (01) : 39 - 65
  • [5] Optimal Register Assignment with Minimum-Delay Compensation for Latch-Based Design
    Inoue, Keisuke
    Kaneko, Mineo
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 887 - 890
  • [6] Latch-based control of energy output in spring actuated systems
    Divi, Sathvik
    Ma, Xiaotian
    Ilton, Mark
    St. Pierre, Ryan
    Eslami, Babak
    Patek, S. N.
    Bergbreiter, Sarah
    JOURNAL OF THE ROYAL SOCIETY INTERFACE, 2020, 17 (168)
  • [7] Static statistical timing analysis for latch-based pipeline designs
    Chao, MCT
    Wang, LC
    Cheng, KT
    Kundu, S
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 468 - 472
  • [8] Energy Efficient Integrated Summer and Latch-Based DFE With Reduced Tap Loading
    Prusty, Suraj Kumar
    Surya, V. K.
    Wary, Nijwm
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (04) : 1779 - 1783
  • [9] Optimal time borrowing analysis and timing budgeting optimization for latch-based designs
    Lin, SZE
    Chieh, CF
    Hsu, YC
    Tsai, FS
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (01) : 217 - 230
  • [10] Energy efficiency optimization in Strong-Arm latch-based dynamic comparator by capacitor distribution
    Dey, Sanjoy Kumar
    Sarkar, Mukul
    Chatterjee, Shouribrata
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,