共 50 条
- [2] The Combined Effect of Process Variations and Power Supply Noise on Clock Skew and Jitter [J]. 2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 320 - 327
- [3] Synthesis of Low Power Clock Trees for Handling Power-supply Variations [J]. ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 37 - 44
- [4] Impact of Dynamic Power Supply Noise Induced by Clock Networks on Clock Jitter and Timing Margin [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016,
- [5] Analysis of power supply noise in the presence of process variations [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 256 - 266
- [8] Analysis of timing jitter in ring oscillators due to power supply noise [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 685 - 688
- [9] A Multiple Supply Voltage Based Power Reduction Method in 3-D ICs Considering Process Variations and Thermal Effects [J]. PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 55 - 60