Timing Uncertainty in 3-D Clock Trees Due to Process Variations and Power Supply Noise

被引:7
|
作者
Xu, Hu [1 ]
Pavlidis, Vasilis F. [2 ]
Tang, Xifan [1 ]
Burleson, Wayne [3 ]
De Micheli, Giovanni [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Integrated Syst Lab, CH-1015 Lausanne, Switzerland
[2] Univ Manchester, Sch Comp Sci, Manchester M13 9PL, Lancs, England
[3] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
基金
欧洲研究理事会; 瑞士国家科学基金会;
关键词
3-D ICs; clock jitter; clock skew; clock tree; power supply noise; process variations; skitter; DATA COMPENSATION; SKEW; DESIGN; DELAY; MICROPROCESSORS; JITTER; ICS;
D O I
10.1109/TVLSI.2012.2230035
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Clock distribution networks are affected by different sources of variations. The resulting clock uncertainty significantly affects the frequency of a circuit. To support this analysis, a statistical model of skitter, which consists of clock skew and jitter, for 3-D clock trees is introduced. The effect of skitter on both the setup and hold time slacks is modeled. The variation of skitter is shown to be underestimated up to 36% if process variations and dynamic power supply noise are considered separately, which highlights the importance of this unified treatment. Potential scenarios of supply noise in 3-D integrated circuits (ICs) are investigated. 3-D circuits generated from industrial benchmarks are simulated to show the skitter under these scenarios. The mean and standard deviation of skitter can vary up to 60% and 51%, respectively, due to the different amplitudes and phases of supply noise. The tradeoff between skitter and the power consumed by clock trees is also shown. A set of guidelines are presented to decrease skitter in 3-D ICs. By applying these guidelines to industrial benchmarks, simulations show a decrease in the mean skitter up to 31%.
引用
收藏
页码:2226 / 2239
页数:14
相关论文
共 50 条
  • [1] Statistical Timing Analysis Considering Clock Jitter and Skew due to Power Supply Noise and Process Variation
    Enami, Takashi
    Ninomiya, Shinyu
    Shinkai, Ken-ichi
    Abe, Shinya
    Hashimoto, Masanori
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2399 - 2408
  • [2] The Combined Effect of Process Variations and Power Supply Noise on Clock Skew and Jitter
    Xu, Hu
    Pavlidis, Vasilis F.
    Burleson, Wayne
    De Micheli, Giovanni
    [J]. 2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 320 - 327
  • [3] Synthesis of Low Power Clock Trees for Handling Power-supply Variations
    Bujimalla, Shashank
    Koh, Cheng-Kok
    [J]. ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 37 - 44
  • [4] Impact of Dynamic Power Supply Noise Induced by Clock Networks on Clock Jitter and Timing Margin
    Shim, Yujeong
    Oh, Dan
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016,
  • [5] Analysis of power supply noise in the presence of process variations
    Ghanta, Praveen
    Vrudhula, Sarma
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 256 - 266
  • [6] Fast methods to estimate clock jitter due to power supply noise
    Hachiya, Koutaro
    Ohshima, Takayuki
    Nakashima, Hidenari
    Soda, Masaaki
    Goto, Satoshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (04) : 741 - 747
  • [7] Timing-Based Placement Considering Uncertainty Due to Process Variations
    Mahalingam, Venkataraman
    Ranganathan, Nagarajan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (06) : 1007 - 1011
  • [8] Analysis of timing jitter in ring oscillators due to power supply noise
    Pialis, T
    Phang, K
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 685 - 688
  • [9] A Multiple Supply Voltage Based Power Reduction Method in 3-D ICs Considering Process Variations and Thermal Effects
    Yu, Shih-An
    Huang, Pei-Yu
    Lee, Yu-Min
    [J]. PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 55 - 60
  • [10] Synthesis of TSV Fault-Tolerant 3-D Clock Trees
    Park, Heechun
    Kim, Taewhan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (02) : 266 - 279