Silicon single-electron transistors with sidewall depletion gates and their application to dynamic single-electron transistor logic

被引:0
|
作者
Kim, DH [1 ]
Sung, SK
Kim, KR
Lee, JD
Park, BG
Choi, BH
Hwang, SW
Ahn, D
机构
[1] Seoul Natl Univ, Sch Elect Engn, Inter Univ Semicond Res Ctr, Seoul 151742, South Korea
[2] Univ Seoul, Inst Quantum Informat Proc & Syst, Seoul 130743, South Korea
关键词
controllability; conventional lithography; process technology; reproducibility; sidewall depletion gates; SOI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon-on-insulator nanometer-scale wire are proposed and fabricated, using the combination of the conventional lithography and process technology. Clear Coulomb oscillation originated from the two electrically induced tunnel junctions and the single Si island between them is observed at 77 K. The island size dependence of the electrical characteristics shows the good controllability and reproducibility of the proposed fabrication method. Furthermore, the device characteristics are immune to gate bias conditions, and the position of Coulomb oscillation peak is controlled by the sidewall depletion gate voltage, without the additional gate electrode. Based on the current switching by sidewall gate voltage, the basic operation of the dynamic four-input multifunctional SET logic circuit is demonstrated at 10 K. The proposed SET offers the feasibility of the device design and optimization for SET logic circuits, in that its device parameters and circuit parameters are controllable by the conventional VLSI technology.
引用
收藏
页码:627 / 635
页数:9
相关论文
共 50 条
  • [1] Single-electron transistors with sidewall depletion gates on an SOI nanowire and their application to single-electron inverters
    Kim, DH
    Sung, SK
    Kim, KR
    Lee, JD
    Park, BG
    Choi, BH
    Hwang, SW
    Ahn, D
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (04) : 505 - 508
  • [2] Reconfigurable Single-electron Transistor Logic Gates
    Sui, Bing-cai
    Chi, Ya-qing
    Zhou, Hai-liang
    Xing, Zuo-cheng
    Fang, Liang
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 567 - 570
  • [3] Single-electron transistors with sidewall depletion gates on a silicon-on-insulator nano-wire
    Kim, KR
    Kim, DH
    Sung, SK
    Lee, JD
    Park, BG
    Choi, BH
    Hwang, SW
    Ahn, D
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2002, 41 (4B): : 2574 - 2577
  • [4] Silicon single-electron transistors and single-electron CCD
    Takahashi, Y
    Fujiwara, A
    Ono, Y
    Inokawa, H
    MATERIALS ISSUES IN NOVEL SI-BASED TECHNOLOGY, 2002, 686 : 181 - 191
  • [5] Performance of single-electron transistor logic composed of multi-gate single-electron transistors
    Jeong, MY
    Jeong, YH
    Hwang, SW
    Kim, DM
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1997, 36 (11): : 6706 - 6710
  • [6] Performance of single-electron transistor logic composed of multi-gate single-electron transistors
    Pohang Univ of Science and, Technology, Kyungbuk, Korea, Republic of
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 11 (6706-6710):
  • [7] Single-electron transistor logic
    Chen, RH
    Korotkov, AN
    Likharev, KK
    APPLIED PHYSICS LETTERS, 1996, 68 (14) : 1954 - 1956
  • [8] Reliability of single-electron logic gates
    Sulieman, Mawahib Hussein
    PROCEEDINGS OF THE 6TH WSEAS INTERNATIONAL CONFERENCE ON MICROELECTRONICS, NANOELECTRONICS AND OPTOELECTRONICS, 2007, : 50 - +
  • [9] Reconfigurable logic gates using single-electron spin transistors
    Hai, Pham Nam
    Sugahara, Satoshi
    Tanaka, Masaaki
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (10A): : 6579 - 6585
  • [10] Silicon single-electron transistors and their applications to logic circuits
    Takahashi, Y
    Ono, Y
    Fujiwara, A
    Inokawa, H
    SEMICONDUCTOR SILICON 2002, VOLS 1 AND 2, 2002, 2002 (02): : 968 - 978