A deep trench super-junction LDMOS with double charge compensation layer

被引:1
|
作者
Wu, Lijuan [1 ]
Su, Shaolian [1 ]
Chen, Xing [1 ]
Zeng, Jinsheng [1 ]
Wu, Haifeng [1 ]
机构
[1] Changsha Univ Sci & Technol, Sch Phys & Elect Sci, Hunan Prov Key Lab Flexible Elect Mat Genome Engn, Changsha 410114, Peoples R China
关键词
double charge compensation layer; super-junction; deep trench; SIS capacitance; PERFORMANCE; IMPROVEMENT; SIMULATION;
D O I
10.1088/1674-4926/43/10/104102
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A deep trench super-junction LDMOS with double charge compensation layer (DC DT SJ LDMOS) is proposed in this paper. Due to the capacitance effect of the deep trench which is known as silicon-insulator-silicon (SIS) capacitance, the charge balance in the super-junction region of the conventional deep trench SJ LDMOS (Con. DT SJ LDMOS) device will be broken, resulting in breakdown voltage (BV) of the device drops. DC DT SJ LDMOS solves the SIS capacitance effect by adding a vertical variable doped charge compensation layer and a triangular charge compensation layer inside the Con. DT SJ LD-MOS device. Therefore, the drift region reaches an ideal charge balance state again. The electric field is optimized by double charge compensation and gate field plate so that the breakdown voltage of the proposed device is improved sharply, meanwhile the enlarged on-current region reduces its specific on-resistance. The simulation results show that compared with the Con. DT SJ LDMOS, the BV of the DC DT SJ LDMOS has been increased from 549.5 to 705.5 V, and the R-on,R-sp decreased to 23.7 m Omega.cm(2).
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A deep trench super-junction LDMOS with double charge compensation layer
    Lijuan Wu
    Shaolian Su
    Xing Chen
    Jinsheng Zeng
    Haifeng Wu
    Journal of Semiconductors, 2022, 43 (10) : 107 - 112
  • [2] A deep trench super-junction LDMOS with double charge compensation layer
    Lijuan Wu
    Shaolian Su
    Xing Chen
    Jinsheng Zeng
    Haifeng Wu
    Journal of Semiconductors, 2022, (10) : 107 - 112
  • [3] Simulation Study of a Super-Junction Deep-Trench LDMOS With a Trapezoidal Trench
    Cheng, Junji
    Li, Ping
    Chen, Weizhen
    Yi, Bo
    Chen, Xing Bi
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 1091 - 1096
  • [4] Improvement of Deep-Trench LDMOS With Variation Vertical Doping for Charge-Balance Super-Junction
    Cheng, Junji
    Chen, Weizhen
    Li, Ping
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (04) : 1404 - 1410
  • [5] Simulation Study of a Deep-Trench LDMOS with Bilateral Super-Junction Drift Regions
    Cheng, J. J.
    Li, P.
    Chen, W. Z.
    Yi, B.
    Chen, X. B.
    2018 41ST INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2018, : 54 - 59
  • [6] Improved Deep Trench Super-junction LDMOS Breakdown Voltage By Shielded Silicon-Insulator-Silicon Capacitor
    Wu, Lijuan
    Ding, Qilin
    Chen, Jiaqi
    SILICON, 2021, 13 (10) : 3441 - 3446
  • [7] An improved trench gate super-junction IGBT with double emitter
    戴伟楠
    祝靖
    孙伟锋
    杜益成
    黄克琴
    Journal of Semiconductors, 2015, 36 (01) : 99 - 104
  • [8] An improved trench gate super-junction IGBT with double emitter
    Dai Weinan
    Zhu Jing
    Sun Weifeng
    Du Yicheng
    Huang Keqin
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (01)
  • [9] Improved Deep Trench Super-junction LDMOS Breakdown Voltage By Shielded Silicon-Insulator-Silicon Capacitor
    Lijuan Wu
    Qilin Ding
    Jiaqi Chen
    Silicon, 2021, 13 : 3441 - 3446
  • [10] Deep oxide trench termination structure for super-junction MOSFET
    Miao, Run-yan
    Lu, Fang
    Wang, Yan-ying
    Gong, Da-wei
    ELECTRONICS LETTERS, 2012, 48 (16) : 1018 - 1019