Buried Silicon-Germanium pMOSFETs: Experimental Analysis in VLSI Logic Circuits Under Aggressive Voltage Scaling

被引:4
|
作者
Crupi, Felice [1 ]
Alioto, Massimo [2 ,3 ]
Franco, Jacopo [4 ,5 ]
Magnone, Paolo [6 ]
Kaczer, Ben [4 ]
Groeseneken, Guido [4 ,5 ]
Mitard, Jerome [4 ]
Witters, Liesbeth [4 ]
Hoffmann, Thomas Y. [4 ]
机构
[1] Univ Calabria, DEIS, I-87036 Arcavacata Di Rende, Italy
[2] Univ Siena, DII, I-53100 Siena, Italy
[3] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley Wireless Res Ctr, Berkeley, CA 94704 USA
[4] Interuniv Microelect Ctr IMEC, B-3001 Louvain, Belgium
[5] Katholieke Univ Leuven, Dept Elect Engn ESAT, B-3001 Louvain, Belgium
[6] Univ Bologna, Adv Res Ctr Elect Syst Informat & Commun Technol, I-40125 Bologna, Italy
关键词
Aggressive voltage scaling; digital circuits; emerging technologies; energy efficiency; power-delay trade-off; Silicon-Germanium; VLSI; DESIGN;
D O I
10.1109/TVLSI.2011.2159870
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the potential of Silicon-Germanium (SiGe) technology for VLSI logic applications is investigated from a circuit perspective for the first time. The study is based on experimental measurements on 45-nm SiGe pMOSFETs with a high-kappa/metal gate stack, as well as on 45-nm Si pMOSFETs with identical gate stack for comparison. In the reference SiGe technology, an innovative technological solution is adopted that limits the SiGe material only to the channel region. The resulting SiGe device merges the higher speed of the Ge technology with the lower leakage of the Si technology. Appropriate circuit-and system-level metrics are introduced to identify the advantages offered by SiGe technology in VLSI circuits. Analysis is performed in the context of next-generation VLSI circuits that fully exploit circuit- and system-level techniques to improve the energy efficiency through aggressive voltage scaling, other than low-leakage techniques. Analysis shows that the SiGe technology has more efficient leakage-delay and dynamic energy-delay trade-offs at nominal supply, compared to Si technology. Moreover, it is shown that the traditional analysis performed at nominal supply actually underestimates the benefits of SiGe pMOSFETs, since the speed advantage of SiGe VLSI circuits is further emphasized at low voltages. This demonstrates that SiGe VLSI circuits benefit from aggressive voltage scaling significantly more than Si circuits, thereby making SiGe devices a very promising alternative to Si transistors in next-generation VLSI systems.
引用
收藏
页码:1487 / 1495
页数:9
相关论文
共 6 条
  • [1] Experimental Analysis of Buried SiGe pMOSFETs from the Perspective of Aggressive Voltage Scaling
    Crupi, Felice
    Alioto, Massimo
    Franco, Jacopo
    Magnone, Paolo
    Kaczer, Ben
    Groeseneken, Guido
    Mitard, Jerome
    Witters, Liesbeth
    Hoffmann, Thomas Y.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2249 - 2252
  • [2] Understanding the Potential and the Limits of Germanium pMOSFETs for VLSI Circuits From Experimental Measurements
    Magnone, P.
    Crupi, F.
    Alioto, M.
    Kaczer, B.
    De Jaeger, B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (09) : 1569 - 1582
  • [3] Experimental Study of Leakage-Delay Trade-off in Germanium pMOSFETs for Logic Circuits
    Magnone, Paolo
    Crupi, Felice
    Alioto, Massimo
    Kaczer, Ben
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1699 - 1702
  • [4] A Closed-form Energy Model for VLSI Circuits under Wide Voltage Scaling
    Jain, Saurabh
    Alioto, Massimo
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 548 - 551
  • [5] Silicon-Germanium Heterojunction Bipolar Transistor DC and AC Analysis Operating under Cryogenic Temperature
    Gupta, Dinesh
    Nayak, Kaushik
    ELECTRONICS, 2022, 11 (24)
  • [6] Comparative Analysis of Compact Modeled of Low-Voltage OTFTs on Flexible and Silicon Substrates for the Implementation of Logic Circuits
    Singh Mehrolia, Mukuljeet
    Verma, Ankit
    Kumar Singh, Abhishek
    IEEE Journal on Flexible Electronics, 2024, 3 (07): : 341 - 347