SAR TDC Architecture With Self-Calibration Employing Trigger Circuit

被引:0
|
作者
Ozawa, Yuki [1 ]
Ida, Takashi [1 ]
Jiang, Richen [1 ]
Sakurai, Shotaro [1 ]
Takigami, Seiya [1 ]
Tsukiji, Nobukazu [1 ]
Shiota, Ryoji [1 ,2 ]
Kobayashi, Haruo [1 ]
机构
[1] Gunma Univ, Div Elect & Informat, 1-5-1 Tenjin Cho, Kiryu, Gunma 3768515, Japan
[2] Socionext Inc, Kohoku Ku, Nomura Shin Yokohama Bldg,2-10-23 Shin Yokohama, Yokohama, Kanagawa 2220033, Japan
关键词
Timing Measurement; SAR TDC; Trigger Circuit; Self-Calibration;
D O I
10.1109/ATS.2017.29
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a time-to-digital converter (TDC) architecture with reduced hardware suitable for timing built-in self-test (BIST)/built-out self-test (BOST) implementation. In order to reduce the number of buffers and D Flip-Flops (DFFs) in a conventional Flash TDC or Vernier TDC, successive approximation is applied to construct a successive approximation register (SAR) TDC. Besides, Vernier TDC has been added as the sub-circuit to form a (two-step SAR) + (SAR-Vernier) TDC architecture. Its self-calibration method for the linearity improvement is shown. We also propose to use a trigger circuit (originally used in an equivalent-time sampling oscilloscope) in front of the SAR TDC which enables to measure the timing effectively when two timing inputs are single-shot as well as repetitive clocks.
引用
收藏
页码:90 / 95
页数:6
相关论文
共 50 条
  • [1] Stochastic TDC Architecture with Self-Calibration
    Ito, Satoshi
    Nishimura, Shigeyuki
    Kobayashi, Haruo
    Uemori, Satoshi
    Tan, Yohei
    Takai, Nobukazu
    Yamaguchi, Takahiro J.
    Niitsu, Kiichi
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1027 - 1030
  • [2] Multi-bit Sigma-Delta TDC Architecture with Self-Calibration
    Uemori, Satoshi
    Ishii, Masamichi
    Kobayashi, Haruo
    Doi, Yuta
    Kobayashi, Osamu
    Matsuura, Tatsuji
    Niitsu, Kiichi
    Arakawa, Yuta
    Hirabayashi, Daiki
    Yano, Yuji
    Gake, Tatsuhiro
    Takai, Nobukazu
    Yamaguchi, Takahiro J.
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 671 - 674
  • [3] Employing on-chip jitter test circuit for phase locked loop self-calibration
    Xia, Tian
    Wyatt, Stephen
    Ho, Rupert
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 12 - +
  • [4] An Analysis of Stochastic Self-Calibration of TDC Using Two Ring Oscillators
    Katoh, Kentaroh
    Doi, Yuta
    Ito, Satoshi
    Kobayashi, Haruo
    Li, Ensi
    Takai, Nobukazu
    Kobayashi, Osamu
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 140 - 146
  • [5] Amplitude comparator for self-calibration circuit of IR mixer
    Szymanski, A.
    Kurjata-Pfitzner, E.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 193 - 196
  • [6] A Self-Calibration Circuit for a Neural Spike Recording Channel
    Rodriguez-Perez, Alberto
    Ruiz-Amaya, Jesus
    Delgado-Restituto, Manuel
    Sawan, Mohamad
    Rodriguez-Vazquez, Angel
    2011 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2011, : 464 - 467
  • [7] Amplitude comparator for self-calibration circuit of IR mixer
    Szymanski, A.
    Kurtata-Pfitzner, E.
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2008, 54 (04) : 469 - 482
  • [8] Experimental Verification of Timing Measurement Circuit With Self-Calibration
    Chujo, Takeshi
    Hirabayashi, Daiki
    Li, Congbing
    Kobayashi, Yutaro
    Wang, Junshan
    Kobayashi, Haruo
    Katoh, Kentaroh
    Koshi, Sato
    2014 19TH INTERNATIONAL MIXED-SIGNALS, SENSORS AND SYSTEMS TEST WORKSHOP (IMS3TW), 2014,
  • [9] LOFAR self-calibration using a blackboard software architecture
    Loose, G. Marcel
    ASTRONOMICAL DATA ANALYSIS SOFTWARE AND SYSTEMS XVII, 2008, 394 : 91 - 94
  • [10] Self-calibration
    Cornwell, T
    Fomalont, EB
    SYNTHESIS IMAGING IN RADIO ASTRONOMY II, 1999, 180 : 187 - 199