Improved Analog Performance of Strained Si n-MOSFETs on Thin SiGe Strained Relaxed Buffers

被引:2
|
作者
Alatise, O. M. [1 ]
Kwa, K. S. K. [1 ]
Olsen, S. H. [1 ]
O'Neill, A. G. [1 ]
机构
[1] Univ Newcastle, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
关键词
D O I
10.1109/ESSDERC.2008.4681708
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Strained Si/SiGe devices offer a route to high speed digital devices. Analog design trade-offs can also be improved using strained Si if device self-heating can be controlled; strained Si is generated using a strain relaxed buffer (SRB) of SiGe which has a lower thermal conductivity compared with bulk Si. In this work the impact of the SiGe SRB thickness on the analog performance of strained Si nMOSFETs is investigated. The negative drain conductance caused by self heating at high power levels leads to negative self gain and anomalous circuit behavior in terms of non-linear phase shafts. By using ac and dc measurements we show that by reducing the SRB thickness self-heating effects are significantly lower and the analog design space is improved The range of gate voltages that leverage positive self gain in 100 nm strained Si MOSFETs fabricated on 425 nm SiGe SRBs is increased by 100% compared with strained Si devices fabricated on conventional SRBs 4 pm thick. Guidelines for the maximum SRB thicknesses required to obtain positive self gain for highly scaled technology generations where self-heating effects increase are presented. For a 22 nm technology node, the SRB thickness should not exceed 20 nm for 1.5 V drain voltage and gate overdrive. The thin SRB is grown using a C-layer and does not compromise any aspect of device performance.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [1] Strained Si MOSFETs on relaxed SiGe platforms: performance and challenges
    Chattopadhyay, S
    Driscoll, LD
    Kwa, KSK
    Olsen, SH
    O'Neill, AG
    SOLID-STATE ELECTRONICS, 2004, 48 (08) : 1407 - 1416
  • [2] Growth of high-quality relaxed SiGe films with an intermediate Si layer for strained Si n-MOSFETs
    Chen, PS
    Lee, SW
    Lee, MH
    Liu, CW
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2006, 21 (04) : 479 - 485
  • [3] Growth of high-quality relaxed SiGe films with an intermediate Si1-yCy layer for strained Si n-MOSFETs
    Chen, P. S.
    Lee, S. W.
    Liao, K. F.
    MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2006, 130 (1-3): : 194 - 199
  • [4] Interface roughness scattering and its impact on electron transport in relaxed and strained Si n-MOSFETs
    Boriçi, M
    Watling, JR
    Wilkins, RCW
    Yang, L
    Barker, JR
    Asenov, A
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (04) : S155 - S157
  • [5] Thin SiGe buffers with high Ge content for n-MOSFETs
    Lyutovich, K
    Bauer, M
    Kasper, E
    Herzog, HJ
    Perova, T
    Maurice, R
    Hofer, C
    Teichert, C
    MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2002, 89 (1-3): : 341 - 345
  • [6] Performance investigation of uniaxially strained phosphorene n-MOSFETs
    Jung, Sungwoo
    Seo, Junbeom
    Heo, Seonghyun
    Shin, Mincheol
    2017 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2017), 2017, : 341 - 344
  • [7] Large current enhancement in n-MOSFETs with strained Si on insulator
    Mantl, S.
    Buca, D.
    Zhao, Q. T.
    Hollaender, B.
    Feste, S.
    Luysberg, M.
    Reiche, M.
    Goesele, U.
    Buchholtz, W.
    Wei, A.
    Horstmann, M.
    Loo, R.
    Nguyen, D.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 419 - +
  • [8] Low temperature behavior of strained-Si n-MOSFETs
    Mahato, S. S.
    Mitra, D.
    Maiti, T. K.
    Chakraborty, P.
    Senapati, B.
    Chakravorty, A.
    Sarkar, S. K.
    Maiti, C. K.
    PROCEEDINGS OF THE 2007 INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES: IWPSD-2007, 2007, : 115 - +
  • [9] Degeneracy and High Doping Effects in Deep Sub-Micron Relaxed and Strained Si n-MOSFETs
    Watling, J. R.
    Yang, L.
    Borici, M.
    Barker, J. R.
    Asenov, A.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2003, 2 (2-4) : 475 - 479
  • [10] Degeneracy and High Doping Effects in Deep Sub-Micron Relaxed and Strained Si n-MOSFETs
    J.R. Watling
    L. Yang
    M. Boriçi
    J.R. Barker
    A. Asenov
    Journal of Computational Electronics, 2003, 2 : 475 - 479