A Fully Parallel BCH Codec with Double Error Correcting Capability for NOR Flash Applications

被引:0
|
作者
Chu, Chia-Ching [1 ]
Lin, Yi-Min [1 ]
Yang, Chi-Heng [1 ]
Chang, Hsie-Chia [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
A double error correcting (DEC) BCH codec is designed for NOR flash memory systems to improve reliability. Due to the latency constraint less than 10 ns, the fully parallel architecture with huge hardware cost is utilized to process both the encoding and decoding scheme within one clock cycle. Notice that encoder and decoder will not be activated simultaneously in NOR flash applications, so we combine the encoder and syndrome calculator based on the property of minimal polynomials in order to efficiently arrange silicon area. Furthermore, a new error location polynomial is developed to reduce the number of constant finite filed multipliers (CFFMs) in Chien search. According to 90 nm CMOS technology, our propose DEC BCH codec can achieve 2.5 ns latency with 41,705 mu m(2) area.
引用
收藏
页码:1605 / 1608
页数:4
相关论文
共 39 条
  • [1] An MPCN-Based BCH Codec Architecture With Arbitrary Error Correcting Capability
    Yang, Chi-Heng
    Lin, Yi-Min
    Chang, Hsie-Chia
    Lee, Chen-Yi
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1235 - 1244
  • [2] Fast parallel decoding of double-error-correcting binary BCH codes
    Gulliver, TA
    Lin, W
    Dehne, F
    [J]. APPLIED MATHEMATICS LETTERS, 1998, 11 (06) : 11 - 14
  • [3] A High-Speed Two-Cell BCH Decoder for Error Correcting in MLC NOR Flash Memories
    Wang Xueqiang
    Pan Liyang
    Wu Dong
    Hu Chaohong
    Zhou Runde
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (11) : 865 - 869
  • [4] A new look at double error correcting BCH codes
    Crepeau, PJ
    [J]. MILCOM 96, CONFERENCE PROCEEDINGS, VOLS 1-3, 1996, : 426 - 430
  • [5] A Single-Bit and Double-Adjacent Error Correcting Parallel Decoder for Multiple-Bit Error Correcting BCH Codes
    Namba, Kazuteru
    Pontarelli, Salvatore
    Ottavi, Marco
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (02) : 664 - 671
  • [6] Classification of error locator polynomials for double error correcting BCH codes
    Crepeau, PJ
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1998, 46 (08) : 977 - 980
  • [7] THE AUTOMORPHISM GROUP OF DOUBLE-ERROR-CORRECTING BCH CODES
    BERGER, TP
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 1994, 40 (02) : 538 - 542
  • [8] DOUBLE-ERROR-CORRECTING BCH CODES FOR SOURCE ENCODING
    DION, JP
    SHIVA, SGS
    [J]. ELECTRONICS LETTERS, 1976, 12 (15) : 390 - 391
  • [9] An Area-Efficient BCH Codec with Echelon Scheduling for NAND Flash Applications
    Yang, Chi-Heng
    Chen, Yi-Hsun
    Chang, Hsie-Chia
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2013, : 4332 - +
  • [10] New decoder for double-error-correcting binary BCH codes
    Chang Gung Coll of Medicine and, Technology, Tao-Yuan, Taiwan
    [J]. IEE Proc Commun, 3 (129-132):