High-speed and area-efficient scalableN-bit digital comparator

被引:5
|
作者
Tyagi, Piyush [1 ]
Pandey, Rishikesh [1 ]
机构
[1] Thapar Inst Engn & Technol, Dept Elect & Commun Engn, Patiala, Punjab, India
关键词
CMOS logic circuits; comparators (circuits); integrated circuit design; logic design; low-power electronics; VLSI; digital comparator; high operating speed; low-power dissipation; comparator structure; comparison evaluation module; CEM; input operand bitwidth; regular structure; repeated logic cells; parallel prefix tree structure; very large-scale integration topology; input-output flow; Spectre simulation; complementary metal-oxide-semiconductor technology; minimum input-output delay; area-efficient scalable N-bit digital comparator; High-speed scalable N-bit digital comparator; input operand bitwidths; analytical derivation; CMOS technology; size; 0; 18; mum; frequency; 1; GHz; time; 57; ns; 9; 5; word length 64; bit; power; 03; mW; HIGH-PERFORMANCE; LOW-POWER; DYNAMIC LOGIC; DESIGN;
D O I
10.1049/iet-cds.2018.5562
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An area-efficientN-bit digital comparator with high operating speed and low-power dissipation is presented in this work. The proposed comparator structure consists of two separate modules. The first module is the comparison evaluation module (CEM) and the second module is the final module (FM). Independent from the input operand bitwidths, stages present in CEM involve the regular structure of repeated logic cells used for implementing parallel prefix tree structure. The FM validates the final comparison based on results obtained from the CEM. The presence of regular very large-scale integration topology in the proposed structure allows the analytical derivation of the area in terms of total number of transistors present in the design and total delay encountered in input-output flow as the function of input operand bitwidth. Spectre simulation results have been presented using 0.18 mu m complementary metal-oxide-semiconductor (CMOS) technology at 1 GHz. The main advantages of the proposed comparator are minimum input-output delay of 0.57 ns, minimum fan-out-of-4 delay of 9.5 ns and low-power dissipation of 1.03 mw as compared with existing comparators designed using 180 nm CMOS technology for 64 bit comparison.
引用
收藏
页码:450 / 458
页数:9
相关论文
共 50 条
  • [1] Area-efficient high-speed carry chain
    Amin, A. A.
    ELECTRONICS LETTERS, 2007, 43 (23) : 1258 - 1260
  • [2] Area-efficient and High-speed Binary Divider Architecture for Bit-Serial Interfaces
    Park, Yunho
    Kwon, Jonghyuk
    Lee, Youngjoo
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 303 - 304
  • [3] High-Speed and Area-Efficient Modified Binary Divider
    A. Azhagu Jaisudhan Pazhani
    T. S. Arun Samuel
    Circuits, Systems, and Signal Processing, 2022, 41 : 3350 - 3371
  • [4] A New ISA for High-Speed and Area-Efficient ALPG
    Lee, Juyong
    Lee, Hayoung
    Lee, Sooryeong
    Kang, Sungho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3358 - 3362
  • [5] High-Speed and Area-Efficient Modified Binary Divider
    Pazhani, A. Azhagu Jaisudhan
    Samuel, T. S. Arun
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) : 3350 - 3371
  • [6] High-speed area-efficient recursive DFT/IDFT architectures
    Van, LD
    Yang, CC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 357 - 360
  • [7] HIGH-SPEED AREA-EFFICIENT INNER-PRODUCT PROCESSOR
    TAWFIK, A
    ELGUIBALY, F
    FAHMI, M
    ABDELRAHEEM, E
    AGATHOKLIS, P
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 1994, 19 (04): : 187 - 191
  • [8] Area-efficient high-speed decoding schemes for turbo decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 902 - 912
  • [9] High-Speed and Area-Efficient Serial IMPLY-Based Approximate Subtractor and Comparator for Image Processing and Neural Networks
    Kaushik, Nandit
    Srinivasu, B.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 748 - 757
  • [10] An area-efficient high-speed AES S-Box method
    Hobson, R
    Wakelin, S
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 376 - 379