A Fast-Lock All-Digital Clock Generator for Energy Efficient Chiplet-Based Systems

被引:4
|
作者
Jin, Junghoon [1 ]
Kim, Seungjun [1 ]
Kim, Jongsun [1 ]
机构
[1] Hongik Univ, Dept Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
MDLL; multiplying delay-locked loop; clock generator; time-to-digital converter; TDC; digitally-controlled oscillator; PLL; chiplet; die-to-die interface; heterogeneous integration; SoC; SiP; SOURCE-SYNCHRONOUS I/O; SERIAL LINK; GB/S; POWER; CMOS; INTERFACE; RECEIVER; VOLTAGE; PJ/BIT; ADPLL;
D O I
10.1109/ACCESS.2022.3224451
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An all-digital clock frequency multiplier that achieves excellent locking time for an energy-efficient chiplet-based system-on-chip (SoC) design is presented. The proposed architecture is based on an all-digital multiplying delay-locked loop (MDLL) to provide fast locking time and multiplied output clock frequency. The proposed MDLL has two operation modes: TDC tracking and sequential tracking. At the beginning of the operation, the MDLL utilizes a cyclic Vernier time-to-digital converter (TDC) to detect the initial phase error between the reference clock and the output clock. Then the TDC generates a digital code word (DCW) for controlling the digitally controlled oscillator (DCO) to achieve a fast lock time. The gains of TDC and DCO are designed to match well with each other, enabling phase and frequency locking in only two searches in the TDC tracking mode. After locking, the TDC is turned off, and the MDLL performs the sequential tracking mode and minimizes jitter by using the delta-sigma modulator (DSM)-based dithering jitter reduction scheme. The prototype all-digital MDLL is fabricated in a 40-nm CMOS process and achieves a fast lock time of less than six reference clock cycles at 1.6 GHz from a 100 MHz reference clock. Even when the 100 MHz reference clock has a relatively high RMS jitter of 2.19 ps (peak-to-peak jitter = 15.74 ps), the measured RMS and peak-to-peak jitter values of the 1.6 GHz MDLL output clock are only 2.75 ps and 23.01 ps, respectively. The proposed all-digital MDLL occupies an active area of only 0.024 mm2 and dissipates 3.56 mW at 1.6 GHz.
引用
收藏
页码:124217 / 124226
页数:10
相关论文
共 50 条
  • [1] A fast-lock low-power all-digital DLL-based clock generator with fractional multiple technique
    Lo, Yu-Lung
    Fan, Fang-Yu
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Chen, Zi-Yi
    Liu, Jen-Chieh
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1335 - 1346
  • [2] A fast-lock low-power all-digital DLL-based clock generator with fractional multiple technique
    Yu-Lung Lo
    Fang-Yu Fan
    Hsi-Hua Wang
    Yu-Hsin Li
    Zi-Yi Chen
    Jen-Chieh Liu
    [J]. Microsystem Technologies, 2021, 27 : 1335 - 1346
  • [3] A Fast-lock Synchronous Multi-phase Clock Generator based on a Time-to-Digital Converter
    Shin, Dongsuk
    Koo, Jabeom
    Yun, Won-Joo
    Choi, Young Jung
    Kim, Chulwoo
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1 - +
  • [4] A Fast-Lock, Jitter Filtering All-Digital DLL Based Burst- Mode Memory Interface
    Hossain, Masum
    Aquil, Farrukh
    Chau, Pak Shing
    Tsang, Brian
    Phuong Le
    Wei, Jason
    Stone, Teva
    Daly, Barry
    Chanh Tran
    Eble, John C.
    Knorpp, Kurt
    Zerbe, Jared L.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) : 1048 - 1062
  • [5] An All-Digital Despreading Clock Generator
    Lee, I-Ting
    Ku, Shih-Han
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (01) : 16 - 20
  • [6] An all-digital fast-locking programmable DLL-based clock generator
    Liang, Chuan-Kang
    Yang, Rong-Jyi
    Liu, Shen-Luan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (01) : 349 - 357
  • [7] A shared TDC-based fast-lock all-digital DLL using a DCC-embedded delay line
    Kim, Taeyeon
    Kim, Jongsun
    [J]. MICROELECTRONICS JOURNAL, 2024, 149
  • [8] Fast-lock all-digital DLL and digitally-controlled phase shifter for DDR controller applications
    Sheng, Duo
    Chung, Ching-Che
    Lee, Chen-Yi
    [J]. IEICE ELECTRONICS EXPRESS, 2010, 7 (09): : 634 - 639
  • [9] A 7-GHz Fast-Lock Two-Step Time-to-Digital Converter-Based All-Digital DLL
    Dongjun Park
    Jongsun Kim
    [J]. Circuits, Systems, and Signal Processing, 2020, 39 : 1715 - 1734
  • [10] A 7-GHz Fast-Lock Two-Step Time-to-Digital Converter-Based All-Digital DLL
    Park, Dongjun
    Kim, Jongsun
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (04) : 1715 - 1734