An Ultra-Low-Power Analog Multiplier-Divider Compatible with Digital Code for RRAM-Based Computing-in-Memory Macros

被引:0
|
作者
Yang, Yiming [1 ]
Lv, Shidong [1 ]
Li, Xiaoran [1 ,2 ]
Wang, Xinghua [1 ,2 ,3 ]
Wang, Qian [1 ]
Yuan, Yiyang [4 ]
Liang, Sen [1 ]
Zhang, Feng [4 ]
机构
[1] Beijing Inst Technol, Sch Integrated Circuits & Elect, Beijing 100081, Peoples R China
[2] BIT Chongqing Inst Microelect & Microsyst, Chongqing 401332, Peoples R China
[3] Beijing Inst Technol, Yangtze Delta Reg Acad, Jiaxing 314000, Peoples R China
[4] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; computing-in-memory; current mirror; edge computing; multiplier-divider;
D O I
10.3390/mi14071482
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This manuscript presents an ultra-low-power analog multiplier-divider compatible with digital code words, which is applicable to the integrated structure of resistive random-access memory (RRAM)-based computing-in-memory (CIM) macros. Current multiplication and division are accomplished by a current-mirror-based structure. Compared with digital dividers to achieve higher precision and operation speed, analog dividers present the advantages of a reduced power consumption and a simple circuit structure in lower precision operations, thus improving the energy efficiency. Designed and fabricated in a 55 nm CMOS process, the proposed work is capable of achieving 8-bit precision for analog current multiplication and division operations. Measurement results show that the signal delay is 1 & mu;s when performing 8-bit operation, with a bandwidth of 1.4 MHz. The power consumption is less than 6.15 & mu;W with a 1.2 V supply voltage. The proposed multiplier-divider can increase the operation capacity by dividing the input current and digital code while reducing the power consumption and complexity required by division, which can be further utilized in real-time operation of edge computing devices.
引用
收藏
页数:10
相关论文
共 13 条
  • [1] RRAM-based non-volatile SRAM cell architectures for ultra-low-power applications
    Bazzi, Hussein
    Harb, Adnan
    Aziza, Hassen
    Moreau, Mathieu
    Kassem, Abdallah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (02) : 351 - 361
  • [2] RRAM-based non-volatile SRAM cell architectures for ultra-low-power applications
    Hussein Bazzi
    Adnan Harb
    Hassen Aziza
    Mathieu Moreau
    Abdallah Kassem
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 351 - 361
  • [3] Monolithic 3D Integration of Analog RRAM-Based Computing-in-Memory and Sensor for Energy-Efficient Near-Sensor Computing
    Du, Yiwei
    Tang, Jianshi
    Li, Yijun
    Xi, Yue
    Li, Yuankun
    Li, Jiaming
    Huang, Heyi
    Qin, Qi
    Zhang, Qingtian
    Gao, Bin
    Deng, Ning
    Qian, He
    Wu, Huaqiang
    ADVANCED MATERIALS, 2024, 36 (22)
  • [4] An RRAM-Based Digital Computing-in-Memory Macro With Dynamic Voltage Sense Amplifier and Sparse-Aware Approximate Adder Tree
    He, Yifan
    Yue, Jinshan
    Feng, Xiaoyu
    Huang, Yuxuan
    Jia, Hongyang
    Wang, Jingyu
    Zhang, Lu
    Sun, Wenyu
    Yang, Huazhong
    Liu, Yongpan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 416 - 420
  • [5] Monolithic 3-D Integration of Counteractive Coupling IGZO/CNT Hybrid 2T0C DRAM and Analog RRAM-Based Computing-In-Memory
    Su, Yanbo
    Shi, Mingcheng
    Tang, Jianshi
    Li, Yijun
    Du, Yiwei
    An, Ran
    Li, Jiaming
    Li, Yuankun
    Yao, Jian
    Hu, Ruofei
    He, Yuan
    Xi, Yue
    Li, Qingwen
    Qiu, Song
    Zhang, Qingtian
    Pan, Liyang
    Gao, Bin
    Qian, He
    Wu, Huaqiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (05) : 3336 - 3342
  • [6] An Ultra-Low-Power and High-Gain Four-Quadrant Analog Multiplier Based on Dynamic Threshold MOSFET (DTMOS)
    Hadidi, Sajad
    Hassanzadeh, Alireza
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 969 - 973
  • [7] Fully Integrated 3-D Stackable CNTFET/RRAM 1T1R Array as BEOL Buffer Macro for Monolithic 3-D Integration With Analog RRAM-Based Computing-in-Memory
    Zhang, Yibei
    Li, Yijun
    Tang, Jianshi
    Gao, Lei
    Gao, Ningfei
    Xu, Haitao
    An, Ran
    Qin, Qi
    Liu, Zhengwu
    Wu, Dong
    Gao, Bin
    Qian, He
    Wu, Huaqiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (05) : 3343 - 3350
  • [8] Ultra-Low Power Flexible Precision FeFET Based Analog In-Memory Computing
    Soliman, T.
    Mueller, F.
    Kirchner, T.
    Hoffmann, T.
    Ganem, H.
    Karimov, E.
    Ali, T.
    Lederer, M.
    Sudarshan, C.
    Kampfe, T.
    Guntoro, A.
    Wehn, N.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [9] An Ultra-Low Energy Internally Analog, Externally Digital Vector-Matrix Multiplier Based on NOR Flash Memory Technology
    Mahmoodi, M. Reza
    Strukov, Dmitri
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [10] Spintronics-Based Nonvolatile Logic-in-Memory Architecture Towards an Ultra-Low-Power and Highly Reliable VLSI Computing Paradigm
    Hanyu, Takahiro
    Suzuki, Daisuke
    Onizawa, Naoya
    Matsunaga, Shoun
    Natsui, Masanori
    Mochizuki, Akira
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1006 - +