Vertically Integrated CMOS Ternary Logic Device with Low Static Power Consumption and High Packing Density

被引:0
|
作者
Han, Joon-Kyu [1 ]
Lee, Jung-Woo [1 ,2 ]
Kim, Young Bin [3 ]
Yun, Seong-Yun [1 ]
Yu, Ji-Man [1 ]
Lee, Keon Jae [3 ]
Choi, Yang-Kyu [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, Daejeon 34141, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
[3] Korea Adv Inst Sci & Technol KAIST, Dept Mat Sci & Engn, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
multivalued logic (MVL); ternary logic; thin-filmtransistor; thin-body transistor; threshold switch; single-transistor latch (STL); monolithic integration; SYNTHESIS METHODOLOGY; MULTIVALUED LOGIC; BIRISTOR;
D O I
10.1021/acsami.3c13296
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A ternary logic system to realize the simplest multivalued logic architecture can enhance energy efficiency compared to a binary logic system by reducing the number of transistors and interconnections. For the ternary logic system, a ternary logic device to harness three stable states is needed. In this study, a vertically integrated complementary metal-oxide-semiconductor ternary logic device is demonstrated by monolithically integrating a thin-film transistor (TFT) over a transistor-based threshold switch (TTS). Because the TFT and the TTS have their own source (S), drain (D), and gate (G), there are physically six electrodes. But the hybrid ternary logic device of the TFT over the TTS has only four electrodes: S, D, GTFT, and GTTS like a single MOSFET. It is because the D of the underlying TTS is electrically tied with the S of the superjacent TFT. By combining an on- and off-state of the TFT and the TTS, ternary logic values of low current ("0"-state), middle current ("1"-state), and high current ("2"-state) are realized. Particularly, static power consumption at the "1"-state is decreased by employing the TTS with low off-state leakage current compared to previously reported other ternary logic devices. In addition, a footprint of the ternary logic device with the vertically overlaying structure that has a framework of "one over the other" can be lowered by roughly twice compared to that with the laterally deployed structure that has an organization of "one alongside the other".
引用
收藏
页码:51429 / 51434
页数:6
相关论文
共 50 条
  • [1] CMOS Ternary Logic With a Biristor Threshold Switch for Low Static Power Consumption
    Han, Joon-Kyu
    Yu, Ji-Man
    Nam, Seo-Yeon
    Choi, Yang-Kyu
    IEEE ELECTRON DEVICE LETTERS, 2022, 43 (07) : 1005 - 1008
  • [2] CMOS dynamic ternary circuit with full logic swing and zero-static power consumption
    Toto, F
    Saletti, R
    ELECTRONICS LETTERS, 1998, 34 (11) : 1083 - 1084
  • [3] Design on CMOS Integrated Circuit of Low Power Consumption
    Qian, Fengwen
    2018 7TH INTERNATIONAL CONFERENCE ON ADVANCED MATERIALS AND COMPUTER SCIENCE (ICAMCS 2018), 2019, : 298 - 302
  • [4] Architectures and Arithmetic for Low Static Power Consumption in Nanoscale CMOS
    Nilsson, Peter
    VLSI DESIGN, 2009, 2009
  • [5] High-Density Memristor-CMOS Ternary Logic Family
    Wang, Xiao-Yuan
    Zhou, Peng-Fei
    Eshraghian, Jason K.
    Lin, Chih-Yang
    Iu, Herbert Ho-Ching
    Chang, Ting-Chang
    Kang, Sung-Mo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (01) : 264 - 274
  • [6] Power consumption in CMOS combinational logic blocks at high frequencies
    Parameswaran, S
    Guo, H
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 195 - 200
  • [7] A New Static Differential CMOS Logic with Superior Low Power Performance
    Muhammad E. S. Elrabaa
    Analog Integrated Circuits and Signal Processing, 2005, 43 : 183 - 190
  • [8] New static differential CMOS logic with superior low power performance
    Elrabaa, MES
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 810 - 813
  • [9] A new static differential CMOS logic with superior low power performance
    Elrabaa, MES
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 43 (02) : 183 - 190
  • [10] STATIC INDUCTION LOGIC-A SIMPLE STRUCTURE WITH VERY LOW SWITCHING ENERGY AND VERY HIGH PACKING DENSITY
    NISHIZAWA, JI
    WILAMOWSKI, BM
    JAPANESE JOURNAL OF APPLIED PHYSICS, 1977, 16 : 151 - 154