Effect of Dummy Gate Bias on Breakdown Voltage and Gate Charge of a Novel In0.53Ga0.47As/InP Trench-Gate Pentode Power Device

被引:1
|
作者
Sahoo, Jagamohan [1 ]
Mahapatra, Rajat [1 ]
机构
[1] Natl Inst Technol Durgapur, Dept Elect & Commun Engn, Durgapur 852859, India
关键词
Logic gates; MOSFET; Materials reliability; Indium phosphide; III-V semiconductor materials; Tunneling; Impact ionization; uDmmy gate; reliability; InGaAs; InP; trenchgate; power MOSFET; ON-RESISTANCE; PERFORMANCE; MOSFET; OPTIMIZATION; IMPACT;
D O I
10.1109/TDMR.2023.3268163
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, the effect of dummy gate bias of a novel In0.53Ga0.47As/InP heterostructure trench-gate pentode power device is investigated by TCAD simulations. The dummy gate relaxes the electric field at the main trench-gate corner and increases the Off-State breakdown voltage (VBR) of the optimized device for improved reliability. It is shown that the device offers a 27.4% and 16% increase in VBR compared with the conventional silicon-based trench-gate device and the In0.53Ga0.47As/InP heterostructure trench-gate device without the dummy gate respectively. We demonstrate that the use of a dummy gate within the high-field, wide bandgap region reduces the Off-State leakage current in InGaAs/InP MOSFET. The proposed pentode device has a lower feedback capacitance and a 91.9% decrease in the gate to drain charge (QGD), thus reducing the switching loss. It is thereby improving the static figure of merit (FOM) V2BR/RON (here RON is the ON-resistance) by 19x and reducing the dynamic FOM RONxQGD by 151x, respectively, for power switching application.
引用
收藏
页码:269 / 275
页数:7
相关论文
共 50 条
  • [1] In0.53Ga0.47As/InP Trench-Gate Power MOSFET Based on Impact Ionization for Improved Performance: Design and Analysis
    Saini, Navneet Kaur
    Sahay, Shubham
    Saxena, Raghvendra Sahai
    Kumar, Mamidala Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (11) : 4561 - 4567
  • [2] Stepped poly gate In0.53Ga0.47AS/InP MOSHFET to enhance the device Performance
    Mohanty, Soumya S.
    Bhanja, Urmila
    Mishra, Guru Prasad
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 265 - 269
  • [3] A RESISTIVE-GATE IN0.53GA0.47AS/INP HETEROSTRUCTURE CCD
    ROSSI, DV
    SONG, JI
    FOSSUM, ER
    KIRCHNER, PD
    PETTIT, GD
    WOODALL, JM
    IEEE ELECTRON DEVICE LETTERS, 1991, 12 (12) : 688 - 690
  • [4] An extensive simulation study of gate underlap influence on device performance of surrounding gate in0.53ga0.47as/inp hetero field effect transistor
    Mohanty S.S.
    Bhanja U.
    Mishra G.P.
    Mishra, Guru P. (gurumishra.mishra@gmail.com), 1600, Bentham Science Publishers (10): : 157 - 165
  • [5] Gate Length Variation Effect on Performance of Gate-First Self-Aligned In0.53Ga0.47As MOSFET
    Wee, Mohd F. Mohd Razip
    Dehzangi, Arash
    Bollaert, Sylvain
    Wichmann, Nicolas
    Majlis, Burhanuddin Y.
    PLOS ONE, 2013, 8 (12):
  • [6] GATE TUNNELING CURRENT IN IN0.53GA0.47AS JUNCTION FIELD-EFFECT TRANSISTORS
    LO, DCW
    CHUNG, YK
    FORREST, SR
    APPLIED PHYSICS LETTERS, 1992, 60 (13) : 1588 - 1590
  • [7] Carrier stored trench-gate bipolar transistor (CSTBT) - A novel power device for high voltage application
    Takahashi, H
    Haruguchi, H
    Hagino, H
    Yamada, T
    ISPSD '96 - 8TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS, PROCEEDINGS, 1996, : 349 - 352
  • [8] Gate-controlled electron-electron interactions in an In0.53Ga0.47As/InP quantum well structure
    Zhou, Y. M.
    Gao, K. H.
    Yu, G.
    Zhou, W. Z.
    Lin, T.
    Guo, S. L.
    Chu, J. H.
    Dai, N.
    SOLID STATE COMMUNICATIONS, 2010, 150 (5-6) : 251 - 253
  • [9] Pseudo Split Gate In0.53Ga0.47As/InP Hetero-Junction Tunnel FET: Design and Analysis
    Haris, Mohd
    Loan, Sajad A.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (02)
  • [10] In0.53Ga0.47As Multiple-Gate Field-Effect Transistors With Selectively Regrown Channels
    Zota, Cezar B.
    Wernersson, Lars-Erik
    Lind, Erik
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) : 342 - 344