Wideband Cascaded and Stacked Receiver Front-Ends Employing an Improved Clock-Strategy Technique

被引:1
|
作者
Abbasi, Arash [1 ]
Nabki, Frederic [1 ]
机构
[1] Ecole Technol Super ETS, Montreal, PQ H3C 1K3, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
wireless receiver; wideband; cascaded; stacked; harmonic recombination; N-path receiver; LNTA; DEFINED RADIO RECEIVER; MIXER-1ST RECEIVER; HARMONIC-REJECTION; NOISE;
D O I
10.3390/jlpea13010014
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wideband cascaded receiver and a stacked receiver using an improved clock strategy are proposed to support the software-defined radio (SDR). The improved clock strategy reduces the number of mixer switches and the number of LO clock paths required to drive the mixer switches. This reduces the dynamic power consumption. The cascaded receiver includes an inverter-based low-noise transconductance amplifier (LNTA) using a feed-forward technique to enhance the noise performance; a passive mixer; and an inverter-based transimpedance amplifier (TIA). The stacked receiver architecture is used to reduce the power consumption by sharing the current between the LNTA and the TIA from a single supply. It utilizes a wideband LNTA with a capacitor cross-coupled (CCC) common-gate (CG) topology, a passive mixer to convert the RF current to an IF current, an active inductor (AI) and a 1/f noise-cancellation (NC) technique to improve the noise performance, and a TIA to convert the IF current to an IF voltage at the output. Both cascaded and stacked receivers are simulated in 22 nm CMOS technology. The cascaded receiver achieves a conversion-gain from 26 dB to 36 dB, a double-sideband noise-figure (NFDSB) from 1.4 dB to 3.9 dB, S-11<-10 dB and an IIP3 from -7.5 dBm to -10.5 dBm, over the RF operating band from 0.4 GHz to 12 GHz. The stacked receiver achieves a conversion-gain from 34.5 dB to 36 dB, a NFDSB from 4.6 dB to 6.2 dB, S-11<-10 dB, and an IIP3 from -21 dBm to -17.5 dBm, over the RF operating band from 2.2 GHz to 3.2 GHz. The cascaded receiver consumes 11 m from a 1 V supply voltage, while the stacked receiver consumes 2.4 m from a 1.2 V supply voltage.
引用
收藏
页数:15
相关论文
共 7 条
  • [1] Wideband Versatile Receiver for CubeSat Microwave Front-Ends
    Cardillo, Emanuele
    Cananzi, Renato
    Vita, Paolo
    SENSORS, 2022, 22 (22)
  • [2] Distortion analysis of ultra-wideband OFDM receiver front-ends
    Ranjan, Mahim
    Larson, Lawrence E.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (12) : 4422 - 4431
  • [3] Practical Design Issues of Sweeping Wideband Millimeter Wave Heterodyne Receiver Front-ends
    Eskelinen, Pekka
    FREQUENZ, 2013, 67 (7-8) : 203 - 207
  • [4] An optimized control technique of cascaded H-bridge multilevel active front-ends
    Brando, Gianluca
    Dannier, Adolfo
    Del Pizzo, Andrea
    2006 12TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE, VOLS 1-4, 2006, : 1125 - +
  • [5] An Active Feedback Interference Cancellation Technique for Blocker Filtering in RF Receiver Front-Ends
    Werth, Tobias D.
    Schmits, Christoph
    Wunderlich, Ralf
    Heinen, Stefan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 989 - 997
  • [6] A Design Methodology for Wideband Current-Reuse Receiver Front-Ends Aimed at Low-Power Applications
    Abbasi, Arash
    Nabki, Frederic
    ELECTRONICS, 2022, 11 (09)
  • [7] A Wideband Low-Power Current-Reuse RF-to-BB Receiver Using a Clock Strategy Technique
    Abbasi, Arash
    Moshrefi, Amir Hossein
    Nabki, Frederic
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 275 - 279