Vertically Integrated Nanowires on Si Wafers and Into Circuits

被引:1
|
作者
Harpel, Allison [1 ]
Um, Joseph [2 ]
Dave, Aditya [2 ]
Zhang, Yali [2 ]
Mahjabeen, Nikita [3 ]
Chen, Yicong [1 ]
Henderson, Rashaunda
Franklin, Rhonda [2 ]
Stadler, Bethanie J. H. [2 ]
机构
[1] Univ Minnesota, Dept Chem Engn & Mat Sci, Minneapolis, MN 55455 USA
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[3] Univ Texas Dallas, Dept Elect & Comp Engn, Dallas, TX 75083 USA
关键词
Fabrication process; magnetic hysteresis magnetic nanowire (NW); microwave integrated circuit;
D O I
10.1109/TMAG.2022.3218696
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically integrated copper (Cu) and nickel (Ni) nanowires (NWS) were fabricated on silicon using anodized aluminum oxide (AAO) thin film templates integrated onto silicon wafers. Both the AAO and NWs were mechanically robust and demonstrated to withstand further fabrication processes used for integrated circuits. The AAO pores were measured to be similar to 30 nm with size distributions narrowing from +/- 12 to +/- 6 nm after a second anodization. The NWs, therefore, had similar diameters and distributions inside these integrated AAO films. Magnetic hysteresis loops demonstrated the out-of-plane anisotropy of the vertically oriented Ni wires in the presence of pore outgrowth that had in-plane anisotropy. When used as vias and integrated with coplanar waveguides (CPWs), the Cu NWs had lower losses than standard vias above 60 GHz.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Isolation on Si wafers by MeV proton bombardment for RF integrated circuits
    Lee, LS
    Liao, CP
    Lee, CL
    Huang, TH
    Tang, DDL
    Duh, TS
    Yang, TT
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (05) : 928 - 934
  • [2] Vertically Integrated Circuits at Fermilab
    Deptuch, Grzegorz W.
    Demarteau, Marcel
    Hoff, James R.
    Lipton, Ronald
    Shenai, Alpana
    Trimpl, Marcel
    Yarema, Raymond
    Zimmerman, Tom
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (04) : 2178 - 2186
  • [3] Vertically Integrated Circuits at Fermilab
    Deptuch, Grzegorz
    Demarteau, Marcel
    Hoff, James
    Lipton, Ronald
    Shenai, Alpana
    Trimpl, Marcel
    Yarema, Raymond
    Zimmerman, Tom
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 1907 - +
  • [4] Spontaneous formation of Si nanocones vertically aligned to Si wafers
    Tsuji, Yoshiko
    Nakamura, Shinichi
    Noda, Suguru
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2007, 25 (03): : 808 - 812
  • [5] Polythiophene nanowires written onto Si wafers
    不详
    MRS BULLETIN, 2002, 27 (02) : 87 - 87
  • [7] Inkjetprinting of Vertically Integrated RC-Circuits
    Jeschke, Dietrich
    Krueger, Klaus
    NIP29: 29TH INTERNATIONAL CONFERENCE ON DIGITAL PRINTING TECHNOLOGIES / DIGITAL FABRICATION 2013, 2013, : 377 - 383
  • [8] Optical and electrical characterizations of vertically integrated ZnO nanowires
    Latu-Romain, E.
    Gilet, P.
    Feuillet, G.
    Noel, P.
    Garcia, J.
    Levy, F.
    Chelnokov, A.
    MICROELECTRONICS JOURNAL, 2009, 40 (02) : 224 - 228
  • [9] Highly controlled InAs nanowires on Si(111) wafers by MOVPE
    Ghalamestani, Sepideh Gorji
    Johansson, Sofia
    Borg, B. Mattias
    Dick, Kimberly A.
    Wernersson, Lars-Erik
    PHYSICA STATUS SOLIDI C: CURRENT TOPICS IN SOLID STATE PHYSICS, VOL 9, NO 2, 2012, 9 (02):
  • [10] Benefits of vertically stacked integrated circuits for sequential logic
    Reber, M
    Tielert, R
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 121 - 124