PERFORMANCE ANALYSIS OF FINFET BASED INVERTER, NAND AND NOR CIRCUITS AT 10 NM ,7 NM AND 5 NM NODE TECHNOLOGIES

被引:4
|
作者
Lazzaz, Abdelaziz [1 ]
Bousbahi, Khaled [2 ]
Ghamnia, Mustapha [1 ]
机构
[1] Univ Oran 1 Ahmed Ben Bella, Dept Phys, Lab Sci Matiere Condensee LSMC, Oran, Algeria
[2] Ecole Super Genie Elect & Energet Oran, Oran, Algeria
关键词
FinFET; Quantum effect; CMOS NOT gate; CMOS NOR gate; CMOS NAND gate; Microwind; SI;
D O I
10.2298/FUEE2301001L
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advancement in the semiconductor industry has transformed modern society. A miniaturization of a silicon transistor is continuing following Moore's empirical law. The planar metal-oxide semiconductor field effect transistor (MOSFET) structure has reached its limit in terms of technological node reduction. To ensure the continuation of CMOS scaling and to overcome the Short Channel Effect (SCE) issues, a new MOS structure known as Fin field-effect transistor (FinFET) has been introduced and has led to significant performance enhancements.This paper presents a comparative study of CMOS gates designed with FinFET 10 nm, 7 nm and 5 nm technology nodes. Electrical parameters like the maximum switching current ION, the leakage current IOFF, and the performance ratio ION/IOFF for N and P FinFET with different nodes are presented in this simulation. The aim and the novelty of this paper is to extract the operating frequency for CMOS circuits using Quantum and Stress effects implemented in the Spice parameters on the latest Microwind software. The simulation results show a fitting with experimental data for FinFET N and P 10 nm strctures using quantum correction. Finally, we have demonstrate that FinFET 5 nm can reach a minimum time delay of td=1.4 ps for CMOS NOT gate and td=1 ps for CMOS NOR gate to improve Integrated Circuits IC.
引用
收藏
页码:1 / 16
页数:16
相关论文
共 50 条
  • [1] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [2] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    Jena, J.
    Jena, D.
    Mohapatra, E.
    Das, S.
    Dash, T. P.
    SILICON, 2022, 14 (16) : 10781 - 10794
  • [3] Power Noise in 14, 10, and 7 nm FinFET CMOS Technologies
    Patel, Ravi
    Friedman, Eby G.
    Raghavan, Praveen
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 37 - 40
  • [4] Performance Evaluation of SRAM-PUF based on 7-nm, 10-nm and 14-nm FinFET Technology Nodes
    Mispan, Mohd Syafiq
    Jidin, Aiman Zakwan
    Sarkawi, Hafez
    Nasir, Haslinah Mohd
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2021, 14 (04): : 345 - 356
  • [5] Latchup Vulnerability at the 7-nm FinFET Node
    Pieper, N. J.
    Xiong, Y.
    Feeley, A.
    Ball, D. R.
    Bhuva, B. L.
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [6] Design with Sub-10 nm FinFET Technologies
    Clark, Lawrence T.
    Vashishtha, Vinay
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [7] A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node
    Luo, Xin
    Ding, Yu
    Shang, Enming
    Sun, Jie
    Hu, Shaojian
    Chen, Shoumian
    Zhao, Yuhang
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [8] Multiple Bit Upsets in Register Circuits at the 5-nm bulk FinFET node
    Xiong, Yoni
    Pieper, Nicholas J.
    Kronenberg, Jenna B.
    Ball, Dennis R.
    Casey, Megan
    Bhuva, Bharat L.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [9] Comparative Analysis of Standard Cells Performance for 7nm FinFET and 28nm CMOS Technologies with Considering for Parasitic Elements
    Ilin, Sergey
    Ryzhova, Daria
    Korshunov, Andrey
    PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 1360 - 1363
  • [10] Performance Evaluation of 7-nm Node Negative Capacitance FinFET-Based SRAM
    Dutta, Tapas
    Pahwa, Girish
    Trivedi, Amit Ranjan
    Sinha, Saurabh
    Agarwal, Amit
    Chauhan, Yogesh Singh
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (08) : 1161 - 1164