Reduced rank photonic computing accelerator

被引:5
|
作者
Aggarwal, Samarth [1 ]
Dong, Bowei [1 ]
Feldmann, Johannes [1 ,2 ]
Farmakidis, Nikolaos [1 ]
Pernice, Wolfram H. P. [3 ]
Bhaskaran, Harish [1 ]
机构
[1] Univ Oxford, Dept Mat, Parks Rd, Oxford OX1 3PH, England
[2] Salience Labs, Oxford, England
[3] Heidelberg Univ, Kirchhoff Inst Phys, Heidelberg, Germany
来源
OPTICA | 2023年 / 10卷 / 08期
基金
英国工程与自然科学研究理事会; 欧盟地平线“2020”;
关键词
31;
D O I
10.1364/OPTICA.485883
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Use of artificial intelligence for tasks such as image classification and speech recognition has started to form an integral part of our lives. Facilitation of such tasks requires processing a huge amount of data, at times in real time, which has resulted in a computation bottleneck. Photonic cores promise ultra-fast convolutional processing by employing broadband optical links to perform parallelized matrix-vector multiplications (MVMs). Yet the scalability of photonic MVMs is limited by the footprint of the system and energy required for programming the weights, which scale with the matrix dimensionality (M x N). One approach is to reduce the number of hardware matrix weights required, which would allow for less aggressive scaling of the hardware. In this paper, we propose and experimentally demonstrate precisely such a hardware photonic architecture with reduced rank of operation, significantly improving on scalability and decreasing the system complexity. We employ the reduced photonic matrix with reconfigurable optical weights in image processing tasks where we demonstrate the ability to achieve edge detection and classification with 33% reduction in the conventional 3 x 3 kernel matrix and with no detectable loss of accuracy. While our demonstration is in photonics, this architecture can be universally adapted to MVM engines, and offers the potential for fast, scalable computations at a lower programming cost.
引用
收藏
页码:1074 / 1080
页数:7
相关论文
共 50 条
  • [1] ConvLight: A Convolutional Accelerator with Memristor integrated Photonic Computing
    Dang, Dharanidhar
    Dass, Jyotikrishna
    Mahapatra, Rabi
    2017 IEEE 24TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING (HIPC), 2017, : 114 - 123
  • [2] Computing the reduced rank Wiener filter by IQMD
    Hua, YB
    Nikpour, M
    IEEE SIGNAL PROCESSING LETTERS, 1999, 6 (09) : 240 - 242
  • [3] A Photonic Interconnection Network for Hardware Accelerator Enabled Utility Computing
    Chen, Cathy
    Wang, Howard
    Chan, Johnnie
    Bergman, Keren
    2013 IEEE OPTICAL INTERCONNECTS CONFERENCE, 2013, : 98 - +
  • [4] A novel algorithm for computing rank reduced matrix approximations
    Manton, JH
    Hua, YB
    2001 IEEE THIRD WORKSHOP ON SIGNAL PROCESSING ADVANCES IN WIRELESS COMMUNICATIONS, PROCEEDINGS, 2001, : 348 - 351
  • [5] Reservoir computing and decision making using laser dynamics for photonic accelerator
    Uchida, Atsushi
    Kanno, Kazutaka
    Sunada, Satoshi
    Naruse, Makoto
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (04)
  • [6] Fast algorithms for computing full and reduced rank Wiener filters
    Hasan, MA
    Azimi-Sadjadi, MR
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 41 - 44
  • [7] A fast on-line algorithm for computing reduced-rank Wiener filters
    Nikpour, M
    Ali, H
    Manton, JH
    Hua, YB
    NEURAL NETWORKS FOR SIGNAL PROCESSING X, VOLS 1 AND 2, PROCEEDINGS, 2000, : 75 - 84
  • [8] Algorithm 844: Computing sparse reduced-rank approximations to sparse matrices
    Berry, MW
    Pulatova, SA
    Stewart, GW
    ACM TRANSACTIONS ON MATHEMATICAL SOFTWARE, 2005, 31 (02): : 252 - 269
  • [9] Multimode Fabry-Perot laser as a reservoir computing and extreme learning machine photonic accelerator
    Skontranis, Menelaos
    Sarantoglou, George
    Sozos, Kostas
    Kamalakis, Thomas
    Mesaritakis, Charis
    Bogris, Adonis
    NEUROMORPHIC COMPUTING AND ENGINEERING, 2023, 3 (04):
  • [10] Silicon Photonic Microring Based Chip-Scale Accelerator for Delayed Feedback Reservoir Computing
    Vatsavai, Sairam Sri
    Thakkar, Ishan
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 129 - 134