A Synchronization Shift Phase-Locked Loop Strategy for Three-Phase Grid-Tied Inverters Under Unbalanced Grid Voltage Scenarios

被引:0
|
作者
Lien, Chung-An [1 ]
Xu, Zhen-Yu [1 ]
Tang, Cheng-Yu [1 ]
机构
[1] Natl Taipei Univ Technol, Dept Elect Engn, Taipei 10608, Taiwan
来源
IEEE ACCESS | 2023年 / 11卷
关键词
Three-phase grid-tied inverter; phase-locked loop; unbalanced grid voltages; PV POWER; SYSTEM; FILTER; PLL;
D O I
10.1109/ACCESS.2023.3328530
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The phase-locked loop (PLL) is one of the most commonly used approaches for the inverter to achieve grid-connected operation. However, when unbalanced grid voltages occur, the double-line frequency oscillation exists in the system. With the conventional PLL method, the synchronous reference frame (SRF) voltage will be oscillated because of the double-line frequency oscillation. As a result, the electrical angle of the grid cannot be estimated accurately. Moreover, inverter output currents will be distorted and the current total harmonic distortion (iTHD) will be increased. To solve this issue, an enhanced synchronization shift phase-locked loop (SSPLL) strategy is proposed in this paper. With the proposed SSPLL, the inherent double-line frequency oscillation in the control loop can be eliminated. Therefore, the electrical angle of the grid can precisely be calculated, whereas the current THD can be suppressed. The developed SSPLL can be realized by the digital signal processor (DSP) without adding extra circuits and components. Comprehensive theoretical analysis and mathematical derivations of the SSPLL are also revealed. Eventually, both simulation and experimental results obtained from a 5kVA prototype circuit will be presented to verify the performance and feasibility of the proposed SSPLL. Compare to conventional PLL methods, a maximum 65.22% improvement of current THD and a maximum 51.2% improvement of the controller execution time can be achieved with the proposed strategy.
引用
收藏
页码:121162 / 121172
页数:11
相关论文
共 50 条
  • [1] An Active Power Ripple Mitigation Strategy for Three-Phase Grid-Tied Inverters Under Unbalanced Grid Voltages
    Tang, Cheng-Yu
    Jheng, Jia-He
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (01) : 27 - 33
  • [2] Three-Phase Phase-Locked Loop for Grid Voltage Phase Estimation under Unbalanced and Distorted Conditions
    Sadeque, Fahmid
    Reza, Md. Shamim
    Hossain, Md Maruf
    [J]. 2017 IEEE POWER AND ENERGY CONFERENCE AT ILLINOIS (PECI), 2017,
  • [3] Dynamic Aggregation of Grid-Tied Three-Phase Inverters
    Purba, Victor
    Johnson, Brian B.
    Jafarpour, Saber
    Bullo, Francesco
    Dhople, Sairaj V.
    [J]. IEEE TRANSACTIONS ON POWER SYSTEMS, 2020, 35 (02) : 1520 - 1530
  • [4] Grid-tied Multilevel Inverter with Phase-locked Loop Algorithm
    Martinez-Montejano, Roberto
    Alvarez-Maldonado, Osbaldo-Ulisses
    Jaime-Rodriguez, Jose-Jimmy
    Gonzalez-Badillo, Germanico
    Campos-Canton, Isaac
    Martinez-Montejano, Misael-Francisco
    [J]. REVISTA FACULTAD DE INGENIERIA, UNIVERSIDAD PEDAGOGICA Y TECNOLOGICA DE COLOMBIA, 2022, 31 (60):
  • [5] A Novel Phase Locked Loop based Control Strategy for a Three-phase Grid-tied Solar PV System
    Jalan, Subham Kumar
    Babu, B. Chitti
    Sridharan, K.
    Panda, Gayadhar
    [J]. 2020 3RD INTERNATIONAL CONFERENCE ON ENERGY, POWER AND ENVIRONMENT: TOWARDS CLEAN ENERGY TECHNOLOGIES (ICEPE 2020), 2021,
  • [6] Phase-locked loop for grid synchronization under unbalanced operation and harmonic distortion
    Escobar, G.
    Pettersson, S.
    Ho, C. N. M.
    [J]. IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011,
  • [7] Simple and Robust Three-Phase Phase-Locked Loop Algorithm under Grid Voltage Uncertainties
    Chaoui, Hicham
    Okoye, Okezie
    [J]. PROCEEDINGS 2016 IEEE 25TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2016, : 586 - 591
  • [8] New Control Strategy for Three-Phase Grid-Connected LCL Inverters without a Phase-Locked Loop
    Zhou, Lin
    Yang, Ming
    Liu, Qiang
    Guo, Ke
    [J]. JOURNAL OF POWER ELECTRONICS, 2013, 13 (03) : 487 - 496
  • [9] Phase-Locked Loop Algorithm Using FFT Concept for Grid Synchronization Under Unbalanced Voltage Sags
    Lee, Kyoung-Jun
    Shin, Dongsul
    Kim, Hee-Je
    Lee, Jong-Pil
    Kim, Tae-Jin
    Yoo, Dong-Wook
    [J]. 2013 TWENTY-EIGHTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2013), 2013, : 2231 - 2234
  • [10] Per-Phase Active Power Distribution Strategy for Three-Phase Grid-Tied Inverters Under Unbalanced Conditions Without DC Sources
    Tsai, Terng-Wei
    Li, Yi-Chan
    Yang, Cheng-Jhen
    Chen, Yaow-Ming
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (06) : 6624 - 6636