Formal Arbitration and Data Integrity Checking of a SpaceWire Router IP-Core

被引:1
|
作者
Borchers, Kai [1 ]
机构
[1] German Aerosp Ctr DLR, Inst Space Syst, D-28359 Bremen, Germany
关键词
D O I
10.1109/AERO55745.2023.10115829
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Verification of Register Transfer Level (RTL) designs is still a challenging task. Even today, simulation is often considered the only viable option for verifying designs before implementation. Thereby, Formal Property Verification (FPV) provides an additional verification approach. Capable of addressing simulation-specific problems like incompleteness and frequently able to be more efficient concerning complexity and consumed time. This paper shows how FPV is applied to prove the major functionality of a SpaceWire router which covers packet arbitration and data integrity properties. On one hand, the paper includes basic approaches to allow property definitions for packet-based designs. On the other hand, typical FPV problems like system complexity issues are discussed and possible solutions are outlined.
引用
收藏
页数:8
相关论文
共 3 条
  • [1] Formal Property Verification of a Remote Memory Access Protocol IP-Core
    Borchers, Kai
    Firchau, Thomas
    2022 IEEE AEROSPACE CONFERENCE (AERO), 2022,
  • [2] Formal Verification for SpaceWire Data Flow Control Using Model Checking
    Hua, Wei
    Li, Xiaojuan
    Guan, Yong
    Shi, Zhiping
    Zhang, Jie
    Dong, Lingling
    INDUSTRIAL INSTRUMENTATION AND CONTROL SYSTEMS, PTS 1-4, 2013, 241-244 : 2466 - +
  • [3] A formal verification methodology for checking data integrity
    Umezawa, Y
    Shimizu, T
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2005, : 284 - 289